Non-Volatile Approximate Arithmetic Circuits Using Scalable Hybrid Spin-CMOS Majority Gates

被引:0
|
作者
Shabani, Ahmad [1 ]
Sabri, Mohammad [2 ]
Khabbazan, Bahareh [3 ]
Timarchi, Somayeh [1 ]
机构
[1] Shahid Beheshti Univ, Fac Elect Engn, Tehran 1983969411, Iran
[2] Univ Tehran, Sch Elect & Comp Engn, Tehran 14395515, Iran
[3] Iran Univ Sci & Technol, Sch Elect & Comp Engn, Tehran 1311416846, Iran
基金
中国国家自然科学基金; 中国博士后科学基金; 加拿大自然科学与工程研究理事会;
关键词
Compressors; Spintronics; Magnetic tunneling; Transistors; Resistance; Nonvolatile memory; Magnetic domains; Compressor; approximate computing; spin-CMOS majority gate; non-volatility; low leakage power; heuristic majority-inverter graph (HMIG); ARCHITECTURE;
D O I
10.1109/TCSI.2020.3044248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the nanoscale era, leakage/static power dissipation has become an inevitable and important issue for CMOS devices. To alleviate this issue, we propose to use spintronic devices with near-zero leakage power and non-volatility as key components in arithmetic circuits for error-resilient applications. To this end, spintronic threshold devices are first utilized to construct highly-scalable majority gates (MGs) based on spin-CMOS technology. These MGs are then used in the design of compressors for constructing multipliers and accumulators. For an MG-based compressor, the truth table of a conventional compressor is transformed to ensure that the outputs depend only on the number of input "1"s. To synthesize and optimize the MG-based circuits, a heuristic majority-inverter graph (HMIG) is further proposed for the design of an accurate and two approximate non-volatile 4-2 compressors (denoted as MG-EC, MG-AC1 and MG-AC2). Due to the high scalability of the MGs, approximate compressors with a larger number of inputs can be devised using the same method. Compared to previous designs, the proposed 4-2 compressors show shorter critical path delays and lower energy consumption; MG-AC1 and MG-AC2 also achieve a higher accuracy than state-of-the-art approximate designs. For achieving a similar image quality in image compression, the multiplier implementations using MG-AC1 and MG-AC2 result in more significant reductions in delay and energy than those using other approximate designs.
引用
收藏
页码:1259 / 1268
页数:10
相关论文
共 50 条
  • [31] Hybrid CMOS/Magnetic Process Design Kit and SOT-based Non-volatile Standard Cell Architectures
    Di Pendina, Gregory
    Jabeur, Kotb
    Prenat, Guillaume
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 692 - 699
  • [32] GST-on-silicon hybrid nanophotonic integrated circuits: a non-volatile quasi-continuously reprogrammable platform
    Zheng, Jiajiu
    Khanolkar, Amey
    Xu, Peipeng
    Deshmukh, Sanchit
    Myers, Jason
    Frantz, Jesse
    Pop, Eric
    Hendrickson, Joshua
    Doylend, Jonathan
    Boechler, Nicholas
    Majumdar, Arka
    OPTICAL MATERIALS EXPRESS, 2018, 8 (06): : 1551 - 1561
  • [33] A Physical Unclonable Function Using a Configurable Tristate Hybrid Scheme With Non-Volatile Memory
    Li, Jiang
    Cui, Yijun
    Gu, Chongyan
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    IEEE OPEN JOURNAL OF NANOTECHNOLOGY, 2021, 2 : 31 - 40
  • [34] SeNonDiv: Securing Non-Volatile Memory using Hybrid Memory and Critical Data Diversion
    Nath, Arijit
    Bhosle, Manik B.
    Kapoor, Hemangee K.
    PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021), 2021, : 522 - 528
  • [35] A physical unclonable function using a configurable tristate hybrid scheme with non-volatile memory
    Li, Jiang
    Cui, Yijun
    Gu, Chongyan
    Wang, Chenghua
    Liu, Weiqiang
    Lombardi, Fabrizio
    IEEE Open Journal of Nanotechnology, 2021, 2 : 31 - 40
  • [36] BATTERYLESS CONTINUOUS ENVIRONMENT SENSING USING MEMS-CMOS NON-VOLATILE MEMORY AND CHARGE STORAGE
    Zhu, Weibin
    Wallace, Casey S.
    Zhang, Yafan
    Yazdi, Navid
    2015 TRANSDUCERS - 2015 18TH INTERNATIONAL CONFERENCE ON SOLID-STATE SENSORS, ACTUATORS AND MICROSYSTEMS (TRANSDUCERS), 2015, : 556 - 559
  • [37] Energy-efficient design of quaternary logic gates and arithmetic circuits using hybrid CNTFET-RRAM technology
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [38] Enhancing digital circuit functionality with a hybrid CMOS-memristor non-volatile D latch: efficiency, reliability, and application
    Rasheed, S. Haroon
    Nelapati, Rajeev Pankaj
    ENGINEERING RESEARCH EXPRESS, 2025, 7 (01):
  • [39] Low-Power Hybrid STT/CMOS System-on-Chip Embedding Non-Volatile Magnetic Memory Blocks
    Layer, Christophe
    Jabeur, Kotb
    Gros, Stephane
    Becker, Laurent
    Paoli, Pierre
    Bernard-Granger, Fabrice
    Javerliac, Virgile
    Dieny, Bernard
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [40] mLogic: Ultra-Low Voltage Non-Volatile Logic Circuits Using STT-MTJ Devices
    Morris, Daniel
    Bromberg, David
    Zhu, Jian-Gang
    Pileggi, Larry
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 486 - 491