Copper Pillar Voids in a Flip Chip Package During High Temperature Application

被引:1
|
作者
Wang, Miao [1 ]
Mavinkurve, Amar [2 ]
Roucou, Romuald [2 ]
Afripin, Amirul [3 ]
Uehling, Trent [1 ]
Foong, Cs [1 ]
Lakhera, Nishant [1 ]
机构
[1] NXP Semicond, Austin, TX 78736 USA
[2] NXP Semicond, Nijmegen, Netherlands
[3] NXP Semicond, Petaling Jaya, Malaysia
关键词
Solder void; solder joint; Flip Chip; DoE; modeling; SOLDER;
D O I
10.1109/ECTC51909.2023.00147
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the results of a set of designed experiments for the purpose of evaluating the dependencies of solder voids on different factors related to package design after acceleration under high temperature stresses. The solder joints were studied with the help of SEM and image processing software to measure the void area. It was observed that the total solder height and the substrate stiffness play important roles in solder void formation. Besides, other factors such as shape of the solders and underfill material properties were also relevant. A mechanical model was built to focus on the impact of volume shrinkage by Cu-Sn intermetallic compounds formation. Simulations were carried out for the purpose of verifying the proposed voiding mechanisms for the different factors qualitatively. This paper provides more insightful understanding to help guiding package design for voiding control and predicting proper accelerating thermal aging conditions for reliability assessment.
引用
收藏
页码:852 / 857
页数:6
相关论文
共 50 条
  • [41] Application of Underfill for Flip-Chip Package Using Ultrasonic Bonding
    Noh, Bo-In
    Koo, Ja-Myeong
    Jo, Jung-Lae
    Jung, Seung-Boo
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (05) : 4257 - 4261
  • [42] Copper pillar bump design optimization for lead free flip-chip packaging
    K. M. Chen
    T. S. Lin
    [J]. Journal of Materials Science: Materials in Electronics, 2010, 21 : 278 - 284
  • [43] Copper pillar bump design optimization for lead free flip-chip packaging
    Chen, K. M.
    Lin, T. S.
    [J]. JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2010, 21 (03) : 278 - 284
  • [44] Optimization of copper pillar bump design for tine pitch flip-chip packages
    Lee, Meng Tsung
    Huang, Jung Pang
    Lin, G. T.
    Lin, Y. H.
    Jiang, Yih Jenn
    Chiu, Steve
    Huang, C. M.
    [J]. IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 111 - 114
  • [45] Ultralow Residue (ULR) Semiconductor Grade Fluxes for Copper Pillar Flip-Chip
    Lim, SzePei
    Chou, Jason
    Durham, Maria
    Jo, Hyoryoon
    Mackie, Andy
    [J]. 2014 IEEE 36TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY CONFERENCE (IEMT), 2015,
  • [46] Study of Small Polyimide Open Size in Contact Resistance and Reliability For Flip Chip Cu Pillar Package
    Kuo , Kuei Hsiao
    Xiao, Shaun
    Hwang, Abram
    Chang, Kui
    Chang, Jovi
    Chien, Feng Lung
    [J]. IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1732 - 1737
  • [47] Development of High Yield, Reliable Fine Pitch Flip Chip Interconnects with Copper Pillar Bumps and Thin Coreless Substrate
    Liu, Weidong
    Xia, Guofeng
    Liang, Tiansheng
    Li, Taotao
    Wang, Xiaolong
    Xie, Jianyou
    Chen, Shiguang
    Yu, Daquan
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1713 - 1717
  • [48] On-Package Decoupling Capacitor Performance Improvement of Flip-Chip Packages for High Power Application
    Kuo, Hung-Chun
    Kuo, Chih-Wen
    Tsai, Cheng-Yu
    Chu, Fu-Chen
    Wang, Chen-Chao
    [J]. 2018 13TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2018, : 245 - 247
  • [49] Chip Package Interactions: Package Effects on Copper Pillar bump induced BEoL Delaminations & Associated Numerical Developments
    Gallois-Garreignot, Sebastien
    Hu, Guojun
    Fiori, Vincent
    Sorrieul, Marika
    Moutin, Caroline
    Tavernier, Clement
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1063 - 1070
  • [50] Reliability of Cu Pillar on Substrate Interconnects in High Performance Flip Chip Packages
    Katkar, Rajesh
    Huynh, Michael
    Mirkarimi, Laura
    [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 965 - 970