共 50 条
- [42] Copper pillar bump design optimization for lead free flip-chip packaging [J]. Journal of Materials Science: Materials in Electronics, 2010, 21 : 278 - 284
- [44] Optimization of copper pillar bump design for tine pitch flip-chip packages [J]. IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 111 - 114
- [45] Ultralow Residue (ULR) Semiconductor Grade Fluxes for Copper Pillar Flip-Chip [J]. 2014 IEEE 36TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY CONFERENCE (IEMT), 2015,
- [46] Study of Small Polyimide Open Size in Contact Resistance and Reliability For Flip Chip Cu Pillar Package [J]. IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1732 - 1737
- [47] Development of High Yield, Reliable Fine Pitch Flip Chip Interconnects with Copper Pillar Bumps and Thin Coreless Substrate [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1713 - 1717
- [48] On-Package Decoupling Capacitor Performance Improvement of Flip-Chip Packages for High Power Application [J]. 2018 13TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2018, : 245 - 247
- [49] Chip Package Interactions: Package Effects on Copper Pillar bump induced BEoL Delaminations & Associated Numerical Developments [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1063 - 1070
- [50] Reliability of Cu Pillar on Substrate Interconnects in High Performance Flip Chip Packages [J]. 2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 965 - 970