An efficient 3D IC partitioning approach using satin bowerbird optimization for reduced TSV count and improved heat dissipation

被引:1
|
作者
Roy, Sharadindu [1 ]
Banerjee, Siddhartha [2 ]
机构
[1] Sonarpur Mahavidyalaya, Dept Comp Sci, Sonarpur, West Bengal, India
[2] Ramakrishna Mission Residential Coll Autonomous, Dept Comp Sci, Narendrapur, West Bengal, India
来源
ENGINEERING RESEARCH EXPRESS | 2023年 / 5卷 / 04期
关键词
3D IC partitioning; satin bowerbird optimization; Multi-objective optimization; through silicon vias; power density; THROUGH-SILICON;
D O I
10.1088/2631-8695/ad0928
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Net list partitioning achieves paramount importance in the physical architecture design step of Three Dimensional (3D) Very Large Scale Integrated (VLSI) circuits. The performance of all subsequent steps like floor layout, placement, pin assignment, and routing in the physical architecture design of the VLSI circuit are heavily affected by the outcomes of partitioning steps. Wire length between gates is reduced by 3D Integrated Circuit (IC) due to compact footprint as well as vertical inter connections among dies. This reduced wire length in turns responsible for less energy consumption and reduced connection delays. In this paper, Satin Bowerbird Optimization (SBO) is applied to solve 3D IC partitioning challenges. The suggested 3D IC partitioning technique is aimed at reducing the number of Through Silicon Vias (TSV) and measurements have also been taken to reduce heat dissipation. The presence of a significant amount of TSVs expands the chip area. 3D ICs have considerably greater densities of power because of advances in the technology and a vastly increased variety of components with high frequency. The heat generated by the used power has an impact on the performance and dependability of the chip. In this experiment, SBO is used as a multi-objective optimization method to achieve two objectives simultaneously - TSV count minimization and heat dissipation reduction. The performance of the suggested SBO - based approach is assessed utilizing the Giga Scale Research Center (GSRC) benchmark circuits. The applicability of the suggested technique is judged by comparing the outcomes with thermal-aware multilevel hyper-graph partitioning method. The findings of the comparison reveal that the suggested technique outperforms the thermal-aware multilevel hyper-graph partitioning approach by lowering the number of TSV count, maximum area requirement, and power density by 16.99%, 9.94% and 29.10% respectively. The performance of the experiment is also compared with existing Simulated Annealing and Tabu search based techniques. In both cases, the proposed method achieves better result by lowering TSV by 26.03% and 27.31%, and reducing area by 6.59% and 6.59%, respectively.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Heat Dissipation Design and Verification of Military Electronic Equipment Using 3D Printing Duct
    Jin, Sung-Eun
    Lee, Seung-Cheol
    Kim, Sung-Kuk
    Lee, Gong-Hee
    Yoon, Eui-Yeol
    Heo, Jang-Wook
    TRANSACTIONS OF THE KOREAN SOCIETY OF MECHANICAL ENGINEERS A, 2023, 47 (09) : 755 - 761
  • [42] Optimization of Design Parameters using Taguchi Method for Thermal Stress Analysis in a 3D IC
    Bin Sazali, Syamil
    Hassan, Hasliza Binti
    Yusof, Norliana
    Husaini, Yusnira
    Aziz, Anees Binti Abdul
    Yaakub, Tuan Norjihan Binti Tuan
    2024 IEEE 14TH SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS, ISCAIE 2024, 2024, : 556 - 559
  • [43] Optimization of 3D IC stacking chip on molded encapsulation process: a response surface methodology approach
    M. H. H. Ishak
    Farzad Ismail
    M. S. Abdul Aziz
    M. Z. Abdullah
    Aizat Abas
    The International Journal of Advanced Manufacturing Technology, 2019, 103 : 1139 - 1153
  • [44] Optimization of 3D IC stacking chip on molded encapsulation process: a response surface methodology approach
    Ishak, M. H. H.
    Ismail, Farzad
    Aziz, M. S. Abdul
    Abdullah, M. Z.
    Abas, Aizat
    INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2019, 103 (1-4): : 1139 - 1153
  • [45] Efficient point cloud segmentation approach using energy optimization with geometric features for 3D scene understanding
    Li, Xurui
    Liu, Guangshuai
    Sun, Si
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA A-OPTICS IMAGE SCIENCE AND VISION, 2021, 38 (01) : 60 - 70
  • [46] An Efficient Thermal Optimization Flow Using Incremental Floorplanning for 3D Microprocessors
    Li, Xin
    Ma, Yuchun
    Hong, Xianlong
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2313 - 2316
  • [47] Improved monitoring of ovarian stimulation using 3D transvaginal ultrasound plus automated volume count
    Murtinger, Maximilian
    Aburumieh, Alexander
    Rubner, Paul
    Eichel, Verena
    Zech, Mathias H.
    Zech, Nicolas H.
    REPRODUCTIVE BIOMEDICINE ONLINE, 2009, 19 (05) : 695 - 699
  • [48] Optimization of Liquid Cooling Microchannel in 3D IC using Complete Converging and Diverging Channel Models
    Hwang, Leslie K.
    Kwon, Beomjin
    Wong, Martin D. F.
    PROCEEDINGS OF THE 2019 EIGHTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2019), 2019, : 1197 - 1203
  • [49] Efficient power macromodeling approach for heterogeneously stacked 3d ICs using Bio-geography based optimization
    Siddiq, Faisal
    Durrani, Yaseer Arafat
    PLOS ONE, 2022, 17 (02):
  • [50] 3D welding and milling: part II - optimization of the 3D welding process using an experimental design approach
    Song, YA
    Park, S
    Chae, SW
    INTERNATIONAL JOURNAL OF MACHINE TOOLS & MANUFACTURE, 2005, 45 (09): : 1063 - 1069