Design and Implementation of a DVB-S2 Reconfigurable Datapath BCH Encoder for High Data-Rate Payload Data Telemetry

被引:1
|
作者
Quintarelli, Giovanni [1 ]
Bertolucci, Matteo [2 ]
Nannipieri, Pietro [1 ]
机构
[1] Univ Pisa, Dept Informat Engn, I-56122 Pisa, Italy
[2] IngeniArs Srl, I-56121 Pisa, Italy
关键词
DVB-S2; BCH; satellite; telemetry transmitter; high throughput; FPGA; parallel processing; PDT; reconfigurable datapath;
D O I
10.1109/ACCESS.2023.3327786
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
To ensure the flexibility of Earth Observation satellite missions, it is essential to have highly adaptable communication systems equipped with efficient modulation and coding schemes. The preferred approach for such applications is the DVB-S2 standard, which provides three operational modes: Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation. Additionally, this standard incorporates a robust Forward Error Correction system that combines a Low-Density Parity-Check encoder with a Bose-Chaudhuri-Hocquenghem encoder. This combination ensures optimal utilization of channel bandwidth while maintaining an acceptable Bit Error Rate throughout the satellite's orbit. This research is centred on designing and implementing a highly flexible and high-speed parallel Bose-Chaudhuri-Hocquenghem encoder, fully compliant with the DVB-S2 standard, and supporting all Constant Coding and Modulation, Variable Coding and Modulation, and Adaptive Coding and Modulation modes. In contrast to existing solutions, our proposed encoder permits the concurrent processing of a larger number of bits, thereby enhancing parallelism. Furthermore, parallelism is a configurable parameter, allowing seamless system scalability. The proposed encoder can be tailored to accommodate a wide range of throughput requirements, making it suitable for various mission classes. This flexibility enables users to balance factors like complexity, power consumption, and performance. The hardware platform selected for circuit implementation is the space-grade Xilinx XQRKU060 FPGA. Our results demonstrate a maximum achievable throughput ranging from 600 Mbps to 19.2 Gbps and a dynamic power consumption of 10 mW to 79 mW, depending on the chosen parallelism level (ranging from 2 to 96). The optimization of resource utilization is particularly noteworthy, as it reduces the required resources to as low as 760 Look-up Tables and 344 registers for lower parallelism levels.
引用
收藏
页码:120281 / 120291
页数:11
相关论文
共 50 条
  • [1] Design and Implementation of a Configurable Fully Compliant DVB-S2 LDPC Encoder for High Data-Rate Downlink Payload
    Nannipieri, Pietro
    Bartolacci, Giacomo
    Bertolucci, Matteo
    Fanucci, Luca
    IEEE ACCESS, 2024, 12 : 39204 - 39220
  • [2] FPGA design and implementation of high speed multi-rate LDPC encoder based on DVB-S2
    Fan, Guang-Rong
    Wang, Hua
    Xia, Tian-Qi
    Kuang, Jing-Ming
    Beijing Ligong Daxue Xuebao/Transaction of Beijing Institute of Technology, 2008, 28 (09): : 813 - 816
  • [3] Ground Based High Data Rate DVB-S2 Demodulator for High Data Rate AISR Transport
    Timmerman, Chayil
    Benson, Miles
    Delisle, John
    Delva, Justin
    Elliott, Robert
    Hillger, Jason
    Miller, Andrew
    Brick, Todd
    Long, Jeffrey
    Humphrey, Neal
    MILITARY COMMUNICATIONS CONFERENCE, 2010 (MILCOM 2010), 2010, : 1558 - 1563
  • [4] HIGH DATA-RATE DRILLING TELEMETRY SYSTEM
    DENISON, EB
    JOURNAL OF PETROLEUM TECHNOLOGY, 1979, 31 (02): : 155 - 163
  • [5] EXTENSION OF DVB-S2 CAPABILITES FOR HIGH RATE AISR DATA TRANSPORT
    Timmerman, Chayil
    Wright, Michael
    Brick, Todd
    MILCOM 2009 - 2009 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1-4, 2009, : 216 - 222
  • [6] High data-rate Optical Communication Payload for CubeSats
    Roediger, Benjamin
    Menninger, Christian
    Fuchs, Christian
    Grillmayer, Lukas
    Arnold, Saskia
    Rochow, Christoph
    Wertz, Philipp
    Schmidt, Christopher
    LASER COMMUNICATION AND PROPAGATION THROUGH THE ATMOSPHERE AND OCEANS IX, 2020, 11506
  • [7] Design and implementation of LDPC codes for DVB-S2
    Yadav, Manoj K.
    Parhi, Keshab K.
    2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 723 - 728
  • [8] Design and implementation of LDPC decoder for DVB-S2
    Gao, Wen
    Ramaswamy, Kumar
    Stewart, John
    Global Mobile Congress 2005, 2005, : 79 - 83
  • [9] Design methodology for a high performance robust DVB-S2 decoder implementation
    Berthelot, Florent
    Charot, Francois
    Wagner, Charles
    Wolinski, Christophe
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 667 - 674
  • [10] High Throughput GPU LDPC Encoder and Decoder for DVB-S2
    Kun, David
    2018 IEEE AEROSPACE CONFERENCE, 2018,