Area and Energy Efficient SOT-MRAM Bit Cell Based on 3 Transistors With Shared Diffusion Regions

被引:4
|
作者
Liu, Enlong [1 ]
Li, Kunkun [1 ]
Shen, Ao [1 ]
He, Shikun [1 ]
机构
[1] Zhejiang Hikstor Technol Co Ltd, Dept Prod Engn, Hangzhou 311300, Peoples R China
关键词
Transistors; Computer architecture; Microprocessors; Switches; Voltage; Switching circuits; Magnetic tunneling; Bit cell design; cell size; write energy; spin-orbit-torque magnetic random access memory (SOT-MRAM);
D O I
10.1109/TCSII.2023.3236382
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we present a novel bit cell structure of spin-orbit-torque magnetic random access memory (SOT-MRAM) for the reduction of both cell size and write energy consumption. Based on the shared diffusion region architecture, all of the 3 transistors in one SOT-MRAM bit cell contribute to supply driving current for deterministic write operations. Implemented with a 40 nm CMOS technology, the proposed design achieves cell area reduction of 32% compared to conventional 2-transistors-based bit cell design from the simulation result. In addition, word-line voltage for access transistors in both designs are optimized and compared. Write energy of the proposed bit cell decreases with proper word-line voltage of the access transistors, reaching 80% (92%) write-P (AP) of the conventional cell design. Both the cell size scaling and energy saving make the proposed bit cell a viable design for high density and energy efficient SOT-MRAM.
引用
收藏
页码:2206 / 2210
页数:5
相关论文
共 47 条
  • [1] Area Efficient Shared Diode Multi-Level Cell SOT-MRAM
    Ali, Karim
    Li, Fei
    Lua, Sunny Y. H.
    Heng, Chun-Huat
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (11)
  • [2] Source-Line Shared SOT-MRAM Cell for Energy Efficient Read Operation
    Kim, Taehwan
    Park, Jongsun
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 3 - 4
  • [3] Design and Optimization of an Area-efficient SOT-MRAM
    Wang, Chao
    Wang, Zhaohao
    Wu, Bi
    Zhao, Weisheng
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [4] Area-Efficient SOT-MRAM With a Schottky Diode
    Seo, Yeongkyo
    Kwon, Kon-Woo
    Roy, Kaushik
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (08) : 982 - 985
  • [5] Area Efficient Multi Level Cell SOT-MRAM with Shared Diode for High Density Memories Applications
    Ahmed, K. A.
    Fei, L.
    Lua, S. Y.
    Heng, C.
    2018 IEEE INTERNATIONAL MAGNETIC CONFERENCE (INTERMAG), 2018,
  • [6] High-Density SOT-MRAM Based on Shared Bitline Structure
    Seo, Yeongkyo
    Roy, Kaushik
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (08) : 1600 - 1603
  • [7] High Performance and Energy-Efficient In-Memory Computing Architecture based on SOT-MRAM
    He, Zhezhi
    Angizi, Shaahin
    Parveen, Farhana
    Fan, Deliang
    PROCEEDINGS OF THE IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH 2017), 2017, : 97 - 102
  • [8] Technically Feasible Robust Complementary SOT-MRAM Design for Improving the Area and Energy Efficiency
    Wang, Chao
    Zhang, Zhongkui
    Xu, Xiaoyang
    Guo, Xianzeng
    Gao, Qihang
    Wang, Zhaohao
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,
  • [9] Two-pulse switching scheme and reinforcement learning for energy efficient SOT-MRAM simulations
    de Orio, R. L.
    Ender, J.
    Fiorentini, S.
    Goes, W.
    Selberherr, S.
    Sverdlov, V.
    SOLID-STATE ELECTRONICS, 2021, 185 (185)
  • [10] SOT-MRAM-Based LUT Cell Design for Area- and Energy-Efficient FPGA
    Kim, Dongsu
    Kim, Taehwan
    Jang, Yunho
    Park, Jongsun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (09) : 4276 - 4280