FPGA implementation of proficient Vedic multiplier architecture using hybrid carry select adder

被引:1
|
作者
Thamizharasan, V. [1 ]
Kasthuri, N. [2 ]
机构
[1] Erode Sengunthar Engn Coll, Dept Elect & Commun Engn, Erode, Tamil Nadu, India
[2] Kongu Engn Coll, Dept Elect & Commun Engn, Erode, Tamil Nadu, India
关键词
Adder; multiplier; hybrid Vedic multiplier; XILINX ISE 14.1; Verilog HDL; DESIGN;
D O I
10.1080/00207217.2023.2245194
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, the application of computations and communications is needed for high performance, reduced size and lower power utilisation. The multiply and add functions are one of the frequently used operations in digital signal processing. Various types of multipliers are available in digital Various types of multipliers are available for various Signal processing applications.. Among these multipliers, Vedic multiplier is one of the most optimised multipliers used in a signal processing module. In the existing method, the Vedic multiplier is designed with conventional adders, which is having higher area utilisation, lower speed and higher power consumption. Hence, the modified Vedic multiplier is proposed to improve the speed of multiplication using hybrid technology. The partial products of the proposed multiplication are added using 2 x 2 Vedic multiplier and hybrid carry select adder (binary to excess one converter (BEC), Han-Carlson adder and Multiplexer). The critical path delays of hybrid 4 x 4 Vedic multiplier are the summation of 2 x 2 Vedic multiplier, two full adders, two multiplexers and two BECs for producing the final product. The proposed hybrid Vedic multiplier is operated at high speed with reduced size as compared to the existing multiplier techniques. The proposed hybrid Vedic multiplier is designed and simulated using Verilog HDL and implemented in Spartan 6 field-programmable gate array device. The implementation results showed that the delay of the proposed multiplier gets ameliorated as compared to array multiplication (30.84%), Wallace tree multiplication (29.52%), multiplication based on compressor (23.71%), Vedic multiplication by carry look-ahead adder (22.91%), Vedic multiplication by ripple carry adder (14.45%), revised booth multiplication (15.42%) and Vedic multiplication by Han-Carlson adder with BEC (13.95%) and hybrid multiplier (11.37%).
引用
收藏
页码:1253 / 1265
页数:13
相关论文
共 50 条
  • [21] An Analysis Technique for Improving Delay Factor of Carry Select Adder using FPGA
    El Atre, Soad Gamal Mohamed
    Alshewimy, Mahmoud A. M.
    [J]. 2017 12TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2017, : 8 - 13
  • [22] FPGA Implementation of a Resource Efficient Vedic Multiplier using SPST Adders
    Gowreesrinivas, K. V.
    Sabbavarapu, Srinivas
    Samundiswary, Punniakodi
    [J]. ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2023, 13 (03) : 10698 - 10702
  • [23] Implementation of High Speed Matrix Multiplier using Vedic Mathematics on FPGA
    Mogre, S. V.
    Bhalke, D. G.
    [J]. 1ST INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION ICCUBEA 2015, 2015, : 959 - 963
  • [24] Modified Wallace Tree Multiplier using Efficient Square Root Carry Select Adder
    Paradhasaradhi, Damarla
    Prashanthi, M.
    Vivek, N.
    [J]. 2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [25] An efficient design of Vedic multiplier using ripple carry adder in Quantum-dot Cellular Automata
    Chudasama, Ashvin
    Sasamal, Trailokya Nath
    Yadav, Jyoti
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2018, 65 : 527 - 542
  • [26] FPGA implementation of high performance digital FIR filter design using a hybrid adder and multiplier
    Thamizharasan, V
    Kasthuri, N.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (04) : 587 - 607
  • [27] Carry-select adder using single ripple-carry adder
    Chang, TY
    Hsiao, MJ
    [J]. ELECTRONICS LETTERS, 1998, 34 (22) : 2101 - 2103
  • [28] Design and Implementation of Modified Vedic Multiplier Using Modified Decoder-Based Adder
    Kumari, Arti
    Kharwar, Saurabh
    Singh, Sangeeta
    Mohammed, Mustafa K. A.
    Zaki, Salim M.
    [J]. PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND INTELLIGENT SYSTEMS, ICETIS 2022, VOL 2, 2023, 573 : 207 - 215
  • [29] Design of efficient binary multiplier architecture using hybrid compressor with FPGA implementation
    Thamizharasan, V.
    Parthipan, V.
    [J]. SCIENTIFIC REPORTS, 2024, 14 (01)
  • [30] Analysis of Vedic Multiplier using Various Adder Topologies
    Akhter, Shamim
    Saini, Vikas
    Saini, Jasmine
    [J]. 2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2017, : 173 - 176