Design Considerations for Power Delivery Network and Metal-Insulator-Metal Capacitor Integration in Bridge-Chips for 2.5-D Heterogeneous Integration

被引:0
|
作者
Kaul, Ankit [1 ]
Hossen, Md Obaidul [1 ]
Manley, Madison [1 ]
Bakir, Muhannad S. [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
high density 2.5-D integration; silicon bridgechip; bridge-chip power delivery network; metal-insulator-metal capacitor; SYSTEM;
D O I
10.1109/ECTC51909.2023.00168
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigate design trade-offs in the power delivery network (PDN) of bridge-chip based 2.5-D heterogeneous platforms. We demonstrate that including the PDN in the bridge-chip can reduce DC-IR drop up to similar to 23%, lower Ldi/dt noise up to similar to 19%, and reduce the high-frequency ripple by >3x compared to the baseline case of no PDN in the bridge-chip. We also evaluate the impact of bridge-chip sizing on the on-die maximum transient power supply noise (PSN). 2.5-D designs with both smaller- and larger-width bridge-chips could benefit from decoupling capacitors placed closer to the on-die PDN. We propose the inclusion of these decoupling capacitors within the bridge-chip in the form of metal-insulator-metal (MIM) capacitors and evaluate the trade-off between bridge-chip size and MIM capacitor density. In our CPU and FPGA case study, the maximum transient PSN can be reduced from similar to 19% of VDD to similar to 13.5% of VDD for the CPU (similar to 15% of VDD to similar to 9.1% of VDD for FPGA) by including a PDN and MIM decoupling capacitors in the bridge-chip, with a MIM density of 10 nF/mm(2) and a bridge-chip width of 4.5 mm.
引用
收藏
页码:985 / 990
页数:6
相关论文
共 12 条
  • [1] Analysis of Power Delivery Network (PDN) in Bridge-Chips for 2.5-D Heterogeneous Integration
    Hossen, Md Obaidul
    Kaul, Ankit
    Nurvitadhi, Eriko
    Pant, Mondira Deb
    Gutala, Ravi
    Dasu, Aravind
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (11): : 1824 - 1831
  • [2] Power Delivery Network Benchmarking for Interposer and Bridge-Chip-Based 2.5-D Integration
    Zhang, Yang
    Hossen, Md Obaidul
    Bakir, Muhannad S.
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (01) : 99 - 102
  • [3] Metal-Insulator-Metal Capacitor Integration in Bulk Acoustic Wave Filters
    Hosseini-Fahraji, Ali
    Schaefer, Michael
    Gimenez, Alfred
    2024 IEEE INTERNATIONAL MICROWAVE FILTER WORKSHOP, IMFW, 2023, : 125 - 127
  • [4] Design Considerations for 2.5-D and 3-D Integration Accounting For Thermal Constraints
    Zhang, Yang
    Zhang, Xuchen
    Wahby, William
    Bakir, Muhannad S.
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [5] Chiplet/Interposer Co-Design for Power Delivery Network Optimization in Heterogeneous 2.5-D ICs
    Kim, Jinwoo
    Chekuri, Venkata Chaitanya Krishna
    Rahman, Nael Mizanur
    Dolatsara, Majid Ahadi
    Torun, Hakki Mert
    Swaminathan, Madhavan
    Mukhopadhyay, Saibal
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2021, 11 (12): : 2148 - 2157
  • [6] Clock Delivery Network Design and Analysis for Interposer-Based 2.5-D Heterogeneous Systems
    Murali, Gauthaman
    Park, Heechun
    Qin, Eric
    Torun, Hakki Mert
    Dolatsara, Majid Ahadi
    Swaminathan, Madhavan
    Krishna, Tushar
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (04) : 605 - 616
  • [7] Design Space Exploration for Power Delivery Network in Next Generation 3D Heterogeneous Integration Architectures
    Manley, Madison
    Kaul, Ankit
    Bakir, Muhannad S.
    PROCEEDINGS OF THE IEEE 74TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC 2024, 2024, : 2223 - 2228
  • [8] Co-Optimization of Power Delivery Network Design for 3-D Heterogeneous Integration of RRAM-Based Compute In-Memory Accelerators
    Manley, Madison
    Read, James
    Kaul, Ankit
    Yu, Shimeng
    Bakir, Muhannad
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2025, 11 : 10 - 18
  • [9] Buried Power Rails and Nano-Scale TSV: Technology Boosters for Backside Power Delivery Network and 3D Heterogeneous Integration
    Jourdain, Anne
    Stucchi, Michele
    Van Der Plas, Geert
    Beyer, Gerald
    Beyne, Eric
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1531 - 1538
  • [10] 3D Heterogeneous Package Integration of Air/Magnetic Core Inductor: 89%-Efficiency Buck Converter with Backside Power Delivery Network
    Sun, Xiao
    Lin, Hesheng
    Velenis, Dimitrios
    Slabbekoorn, John
    Talmelli, Giacomo
    Bex, Pieter
    Sterken, Tom
    Lauwereins, Rudy
    Adelmann, Christoph
    Miller, Andy
    Van der Plas, Geert
    Beyne, Eric
    2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,