Buried Power Rails and Nano-Scale TSV: Technology Boosters for Backside Power Delivery Network and 3D Heterogeneous Integration

被引:15
|
作者
Jourdain, Anne [1 ]
Stucchi, Michele [1 ]
Van Der Plas, Geert [1 ]
Beyer, Gerald [1 ]
Beyne, Eric [1 ]
机构
[1] IMEC VZW, CMOST Dept, Leuven, Belgium
关键词
Power Delivery Network; buried rails; nano-TSV; extreme wafer thinning;
D O I
10.1109/ECTC51906.2022.00244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Decoupling signal and power delivery routing to the transistors can he achieved by moving the power wiring to the wafer backside while signal routing is kept in the traditional BEOL of the wafer frontside. This novel concept is gaining a lot of traction to achieve enhanced signal integrity and high quality power delivery performance, and is becoming key for enabling higher gains from further scaling at transistor level while maintaining power savings. To improve the on-chip power delivery, a hack-side power delivery network (BSPDN) with nano-through-silicon sins (nano-TSV) directly landing on buried power rails (BPR) of the standard cells has been developed. This novel approach requires extreme wafer thinning to less than 500nm final Si thickness with extremely good thickness control. The nano-TSV are processed from the wafer backside with better than 10nm alignment accuracy to the buried rails, enabling very high-density electrical connections between the backside and frontside of the device wafer. The nano-TSV and buried rail resistances have been characterized for various metallization options including low-resistivity metals as W, Co and Ru, and the manufacturing process has been optimized to reduce the contact resistance between the nano-TSV and the buried rails; measurement results are in good agreement with simulation data.
引用
收藏
页码:1531 / 1538
页数:8
相关论文
共 50 条
  • [1] Impact of Backside Power Delivery Network with Buried Power Rails on Latch-up Immunity in DTCO/STCO
    Serbulova, K.
    Chen, S. -H.
    Hellings, G.
    Veloso, A.
    Jourdain, A.
    De Boeck, J.
    Groeseneken, G.
    Litta, E. Dentoni
    Horiguchi, N.
    [J]. 2023 45TH ANNUAL EOS/ESD SYMPOSIUM, EOS/ESD, 2023,
  • [2] Power Delivery Network (PDN) Modeling for Backside-PDN Configurations With Buried Power Rails and $\mu$ TSVs
    Hossen, Md Obaidul
    Chava, Bharani
    Van der Plas, Geert
    Beyne, Eric
    Bakir, Muhannad S.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (01) : 11 - 17
  • [3] EMI Performance of Power Delivery Networks in 3D TSV Integration
    Araga, Yuuki
    Nagata, Makoto
    Miura, Noriyuki
    Ikeda, Hiroaki
    Kikuchi, Katsuya
    [J]. PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY - EMC EUROPE, 2016, : 428 - 433
  • [4] 3D Hetero-Integration Technology with Backside TSV and Reliability Challenges
    Lee, Kang-Wook
    Murugesan, M.
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    [J]. 2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [5] 3D Heterogeneous Package Integration of Air/Magnetic Core Inductor: 89%-Efficiency Buck Converter with Backside Power Delivery Network
    Sun, Xiao
    Lin, Hesheng
    Velenis, Dimitrios
    Slabbekoorn, John
    Talmelli, Giacomo
    Bex, Pieter
    Sterken, Tom
    Lauwereins, Rudy
    Adelmann, Christoph
    Miller, Andy
    Van der Plas, Geert
    Beyne, Eric
    [J]. 2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,
  • [6] Development of an Optimized Power Delivery System for 3D IC Integration with TSV Silicon Interposer
    Li, Zhe
    Shi, Hong
    Xie, John
    Rahman, Arif
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 678 - 682
  • [7] Extreme Wafer Thinning and nano-TSV processing for 3D Heterogeneous Integration
    Jourdain, Anne
    Schleicher, Filip
    De Vos, Joeri
    Stucchi, Michele
    Chery, Emmanuel
    Miller, Andy
    Beyer, Gerald
    Van der Plas, Geert
    Walsby, Edward
    Roberts, Kerry
    Ashraf, Huma
    Thomas, Dave
    Beyne, Eric
    [J]. 2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 42 - 48
  • [8] Secure 3D CMOS Chip Stacks with Backside Buried Metal Power Delivery Networks for Distributed Decoupling Capacitance
    Sonoda, Hiroki
    Monta, Kazuki
    Okidono, Takaaki
    Araga, Yuuki
    Watanabe, Naoya
    Shimamoto, Haruo
    Kikuchi, Katsuya
    Miura, Noriyuki
    Miki, Takuji
    Nagata, Makoto
    [J]. 2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [9] Impact of Heterogeneous Technology Integration on the Power, Performance, and Quality of a 3D Image Sensor
    Lie, Denny
    Trivedi, Amit R.
    Mukhopadhyay, Saibal
    [J]. IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2016, 2 (01): : 61 - 67
  • [10] Substrate Noise Suppression Technique for Power Integrity of TSV 3D Integration
    Yang, Po-Jen
    Huang, Po-Tsang
    Hwang, Wei
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,