Reliability Evaluation of Board-Level Flip-Chip Package under Coupled Mechanical Compression and Thermal Cycling Test Conditions

被引:1
|
作者
Shih, Meng-Kai [1 ]
Liu, Yu-Hao [1 ]
Lee, Calvin [2 ]
Hung, C. P. [2 ]
机构
[1] Natl Formosa Univ, Dept Mech & Comp Aided Engn, Yuanlin 632, Taiwan
[2] Adv Semicond Engn ASE, Kaohsiung 811, Taiwan
关键词
FCBGA; solder joint; finite element method; mechanical loading; reliability; MODEL;
D O I
10.3390/ma16124291
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Flip Chip Ball Grid Array (FCBGA) packages, together with many other heterogeneous integration packages, are widely used in high I/O (Input/Output) density and high-performance computing applications. The thermal dissipation efficiency of such packages is often improved through the use of an external heat sink. However, the heat sink increases the solder joint inelastic strain energy density, and thus reduces the board-level thermal cycling test reliability. The present study constructs a three-dimensional (3D) numerical model to investigate the solder joint reliability of a lidless on-board FCBGA package with heat sink effects under thermal cycling testing, in accordance with JEDEC standard test condition G (a thermal range of -40 to 125 & DEG;C and a dwell/ramp time of 15/15 min). The validity of the numerical model is confirmed by comparing the predicted warpage of the FCBGA package with the experimental measurements obtained using a shadow moire system. The effects of the heat sink and loading distance on the solder joint reliability performance are then examined. It is shown that the addition of the heat sink and a longer loading distance increase the solder ball creep strain energy density (CSED) and degrade the package reliability performance accordingly.
引用
收藏
页数:13
相关论文
共 50 条
  • [1] Reliability evaluations for board-level chip-scale packages under coupled power and thermal cycling test conditions
    Wang, Tong Hong
    Lai, Yi-Shao
    Lin, Yu-Cheng
    MICROELECTRONICS RELIABILITY, 2008, 48 (01) : 132 - 139
  • [2] Optimization of board-level thermomechanical reliability of high performance flip-chip package assembly
    Wang, Tong Hong
    Wang, Ching-Chun
    Lai, Yi-Shao
    Chang, Kuo-Chin
    Lee, Chien-Hsun
    MICROELECTRONIC ENGINEERING, 2008, 85 (04) : 659 - 664
  • [3] Coupled Power and Thermal Cycling Reliability of Board-Level Package-on-Package Stacking Assembly
    Wang, Tong Hong
    Lai, Yi-Shao
    Lee, Chang-Chi
    Lin, Yu-Cheng
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2009, 32 (01): : 14 - 21
  • [4] Thermal characteristics evaluation for board-level high performance flip-chip package equipped with vapor chamber as heat spreader
    Wang, Tong Hong
    Lee, Chang-Chi
    Lai, Yi-Shao
    MICROELECTRONIC ENGINEERING, 2010, 87 (12) : 2463 - 2467
  • [5] Evaluation of Thermal Characteristics of Board-level High Performance Flip-chip Package Equipped with Vapor Chamber as Heat Spreader
    Wang, Tong Hong
    Lee, Chang-Chi
    Liu, Rong-Tai
    Lai, Yi-Shao
    Yeh, Chang-Lin
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 1486 - +
  • [6] Reliability and Parametric Study on Chip Scale Package Under Board-Level Drop Test
    Sano, Masafumi
    Chou, Chan-Yen
    Hung, Tuan-Yu
    Yang, Shin-Yueh
    Huang, Chao-Jen
    Chiang, Kuo-Ning
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 470 - 473
  • [7] Board-level Reliability of Core less Flip Chip Package Assembled on a Printed Circuit Board
    Chang, Tao-Chih
    Juang, Jin-Ye
    Chang, Hung-Jen
    Chuang, Chun-Chih
    Zhan, Chau-Jie
    Hung, Yin-Po
    Yang, Tsung-Fu
    Li, Wei
    Chung, Su-Ching
    Chou, Jung-Hua
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 150 - 153
  • [8] Reliability analysis in flip chip package under thermal cycling
    Yeh, MK
    Tsai, CY
    ADVANCES IN FRACTURE AND FAILURE PREVENTION, PTS 1 AND 2, 2004, 261-263 : 489 - 494
  • [9] Board-level reliability of package-on-package stacking assemblies subjected to coupled power and thermal cycling tests
    Wang, Tong Hong
    Lai, Yi-Shao
    Lee, Chang-Chi
    Wang, Ching-Chun
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 21 - +
  • [10] Transient thermal analysis for board-level chip-scale packages subjected to coupled power and thermal cycling test conditions
    Wang, Tong Hong
    Lee, Chang-Chi
    Lai, Yi-Shao
    Lin, Yu-Cheng
    JOURNAL OF ELECTRONIC PACKAGING, 2006, 128 (03) : 281 - 284