A 4-to-6-GHz Cryogenic CMOS LNA With 4.4-K Average Noise Temperature in 22-nm FDSOI

被引:3
|
作者
Das, Sayan [1 ]
Raman, Sanjay [1 ,2 ]
Bardin, Joseph C. [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
[2] Google Inc, Goleta, CA 93117 USA
来源
关键词
Cryogenics; Gain; Superconducting device noise; Computers; Temperature; Qubit; Superconducting microwave devices; Cryogenic CMOS (cryo-CMOS); cryogenic device modeling; fully depleted silicon on insulator (DDSOI) CMOS; low-noise amplifier (LNA); low power; quantum computing; FREQUENCY;
D O I
10.1109/LMWT.2024.3355046
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integrated readout systems are desired to enable future large-scale superconducting quantum computers. These systems require high-performance cryogenic low-noise amplifiers, and implementing these in CMOS is desirable from an integration point of view. However, realizing the necessary noise and power performance required for this application while using CMOS is an open challenge. Here, we present the design of a cryogenic low-noise amplifier (LNA) in 22-nm fully depleted silicon on insulator (DDSOI) technology. Operating between 4 and 6 GHz and consuming 15.8 mW, it achieved a peak gain of 38 dB, a minimum noise of 3.5 K at 5.2 GHz, and an average noise of 4.4 K. Through back-gate control and bias optimization, it can be operated at a lower supply voltage while dissipating < 4.5 mW at the expense of 0.7-K higher noise. Considering a figure of merit (FOM), which takes into account the number of added noise photons, gain, bandwidth, and power consumption, the LNA, biased at low power, demonstrates an FOM of > 3 x higher than other state-of-the-art cryogenic CMOS (cryo-CMOS) LNAs. To the best of our knowledge, this is the first report of a cryo-CMOS LNA operating above 4 GHz that exhibits a noise temperature below 4 K.
引用
收藏
页码:411 / 414
页数:4
相关论文
共 50 条
  • [31] A 2 x 6b 8 GS/s 17-24-GHz I/Q RF-DAC-Based Transmitter in 22-nm FDSOI CMOS
    Aberg, Victor
    Fager, Christian
    Svensson, Lars
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2021, 31 (08) : 929 - 932
  • [32] A 0.8-V Fully Differential Amplifier with 80-dB DC Gain and 8-GHz GBW in 22-nm FDSOI CMOS Technology
    Basavaraju, Harshitha
    Borggreve, David
    Vanselow, Frank
    Isa, Erkan Nevzat
    Maurer, Linus
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [33] 128-GS/s ADC Front-End with over 60-GHz Input Bandwidth in 22-nm Si/SiGe FDSOI CMOS
    Zandieh, Alireza
    Weiss, Naftali
    Nguyen, The'Linh
    Harame, David
    Voinigescu, Sorin P.
    2018 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM (BCICTS), 2018, : 271 - 274
  • [34] A 1.7-dB Minimum NF, 22-32 GHz Low-Noise Feedback Amplifier with Multistage Noise Matching in 22-nm SOI-CMOS
    Cui, Bolun
    Long, John R.
    Harame, David L.
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 211 - 214
  • [35] A Compact 48-63 GHz 3-dB Transformer-Based Quadrature Coupler With Arbitrary Transformer Coupling Coefficient in 22-nm CMOS FDSOI
    Abdelmagid, Basem Abdelaziz
    Wang, Hua
    IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2024, 34 (10): : 1155 - 1157
  • [36] Cryogenic W-band LNA for ALMA Band 2+3 with Average Noise Temperature of 24 K
    Tang, Yulung
    Wadefalk, Niklas
    Kooi, Jacob W.
    Schleeh, Joel
    Moschetti, Giuseppe
    Nilsson, Per-Ake
    Pourkabirian, Arsalan
    Cha, Eunjung
    Tuzi, Silvia
    Grahn, Jan
    2017 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2017, : 176 - 179
  • [37] A low power 4-GHz DCO with fine resolution and wide tuning range in 22 nm FDSOI CMOS technology
    Zhang, Chi
    Otto, Michael
    2017 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2017, : 156 - 158
  • [38] A 1.7-dB Minimum NF, 22-32-GHz Low-Noise Feedback Amplifier With Multistage Noise Matching in 22-nm FD-SOI CMOS
    Cui, Bolun
    Long, John R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (05) : 1239 - 1248
  • [39] A 3.5K 4-6 GHz RF-DAC for Cryogenic Quantum Applications in 28-nm Bulk CMOS
    Guo, Yanshu
    Li, Yaoyu
    Huang, Wenqiang
    Liu, Qichun
    Li, Tiefu
    Wang, Zhihua
    Jiang, Hanjun
    Zheng, Yuanjin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (09) : 4071 - 4075
  • [40] Ultralow-Power Cryogenic InP HEMT With Minimum Noise Temperature of 1 K at 6 GHz
    Schleeh, J.
    Alestig, G.
    Halonen, J.
    Malmros, A.
    Nilsson, B.
    Nilsson, P. A.
    Starski, J. P.
    Wadefalk, N.
    Zirath, H.
    Grahn, J.
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (05) : 664 - 666