A 4-to-6-GHz Cryogenic CMOS LNA With 4.4-K Average Noise Temperature in 22-nm FDSOI

被引:3
|
作者
Das, Sayan [1 ]
Raman, Sanjay [1 ,2 ]
Bardin, Joseph C. [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
[2] Google Inc, Goleta, CA 93117 USA
来源
关键词
Cryogenics; Gain; Superconducting device noise; Computers; Temperature; Qubit; Superconducting microwave devices; Cryogenic CMOS (cryo-CMOS); cryogenic device modeling; fully depleted silicon on insulator (DDSOI) CMOS; low-noise amplifier (LNA); low power; quantum computing; FREQUENCY;
D O I
10.1109/LMWT.2024.3355046
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integrated readout systems are desired to enable future large-scale superconducting quantum computers. These systems require high-performance cryogenic low-noise amplifiers, and implementing these in CMOS is desirable from an integration point of view. However, realizing the necessary noise and power performance required for this application while using CMOS is an open challenge. Here, we present the design of a cryogenic low-noise amplifier (LNA) in 22-nm fully depleted silicon on insulator (DDSOI) technology. Operating between 4 and 6 GHz and consuming 15.8 mW, it achieved a peak gain of 38 dB, a minimum noise of 3.5 K at 5.2 GHz, and an average noise of 4.4 K. Through back-gate control and bias optimization, it can be operated at a lower supply voltage while dissipating < 4.5 mW at the expense of 0.7-K higher noise. Considering a figure of merit (FOM), which takes into account the number of added noise photons, gain, bandwidth, and power consumption, the LNA, biased at low power, demonstrates an FOM of > 3 x higher than other state-of-the-art cryogenic CMOS (cryo-CMOS) LNAs. To the best of our knowledge, this is the first report of a cryo-CMOS LNA operating above 4 GHz that exhibits a noise temperature below 4 K.
引用
收藏
页码:411 / 414
页数:4
相关论文
共 50 条
  • [41] A Wideband Balun-LNA for Sub-6-GHz 5G NR with Multi-Mode Operation in 22-nm FD-SOI
    Ghotbi, Iman
    Behmanesh, Baktash
    Tormanen, Markus
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 94 - 98
  • [42] Design and Analysis of a 4.2 mW 4 K 6-8 GHz CMOS LNA for Superconducting Qubit Readout
    Caglar, Alican
    Van Winckel, Steven
    Brebels, Steven
    Wambacq, Piet
    Craninckx, Jan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (06) : 1586 - 1596
  • [43] A 4.2mW 4K 6-8GHz CMOS LNA for Superconducting Qubit Readout
    Caglar, Alican
    Van Winckel, Steven
    Brebels, Steven
    Wambacq, Piet
    Craninckx, Jan
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [44] A 2.3-GHz Fully Integrated DC-DC Converter Based on Electromagnetically Coupled Class-D LC Oscillators Achieving 78.1% Efficiency in 22-nm FDSOI CMOS
    Novello, Alessandro
    Atzeni, Gabriele
    Cristiano, Giorgio
    Coustans, Mathieu
    Jang, Taekwang
    IEEE SOLID-STATE CIRCUITS LETTERS, 2021, 4 : 218 - 221
  • [45] A 79 GHz reconfigurable highly linear Low-Noise Amplifier for Civil-Automotive Short-Range-Radars in 22-nm FD-SOI CMOS
    Li, Songhui
    Cui, Mengqi
    Szilagyi, Laszlo
    Carta, Corrado
    Ellinger, Frank
    2022 17TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC 2022), 2022, : 248 - 251
  • [46] An 11-15.8GHz Class-D DCO with-117.5 dBc/Hz Phase Noise at 1 MHz Offset in 22nm FDSOI CMOS Technology
    Yang, Qiao
    Zimmerhackl, Olaf
    Otto, Michael
    AI-Husseini, Zaid
    Hui, Xuemei
    Syed, Shafi
    Zhang, Chi
    2023 18TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC, 2023, : 309 - 312
  • [47] A 22-nm FDSOI CMOS Low-Noise Active Balun Achieving &lt;-44-dBc HD3 Up To 1.5-Vp-p Output Swing Over 0.01-5.4-GHz for Direct RF Sampling Applications
    Bhat, Anoop Narayan
    van der Zee, Ronan A. R.
    Nauta, Bram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (05) : 1432 - 1445
  • [48] A 1.1-/0.9-nA Temperature-Independent 213-/565-ppm/°C Self-Biased CMOS-Only Current Reference in 65-nm Bulk and 22-nm FDSOI
    Lefebvre, Martin
    Flandre, Denis
    Bol, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (08) : 2239 - 2251
  • [49] A 78.8-92.8 GHz 4-bit 0-360° Active Phase Shifter in 28nm FDSOI CMOS with 2.3 dB Average Peak Gain
    Pepe, Domenico
    Zito, Domenico
    ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC), 2015, : 64 - 67
  • [50] Sub-mW 30GHz Variable-Gain LNA in 22nm FDSOI CMOS for Low-Power Tapered mm-Wave 5G/6G Phased-Array Receivers
    Spasaro, Michele
    Zito, Domenico
    2022 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS 2022), 2022, : 723 - 726