Time-triggered Network Interface Extension for the Versal Network-on-Chip

被引:0
|
作者
Onwuchekwa, Daniel [1 ]
Paulachan, Josepaul [1 ]
Nambinina, Rakotojaona [1 ]
Obermaisser, Roman [1 ]
机构
[1] Univ Siegen, Chair Embedded Syst, D-57076 Siegen, Germany
关键词
Network-on-Chip; Time-Triggered Systems; Latency; Jitter; Versal NoC;
D O I
10.1109/ICAIIC57133.2023.10067077
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In semiconductor technology, the ability to scale up the microchip made it possible to integrate more IP blocks, microprocessors, and other components into a single die known as a System-on-Chip. Network-on-Chips are introduced to enable efficient communication between the components integrated into the System-on-Chip. However, they start to suffer from data loss and a higher jitter as the number of communicating entities increase, and communicate simultaneously. Hence establishing temporal partitions between various subsystems has become a crucial requirement. The recent advancements in Network-on-Chips have led to the development of the Versal NoC, by Xilinx. The Versal Network-on-Chip provides different Quality of Service for efficient communication; However, temporal partitioning is not sufficiently covered for messages injected into the NoC. This work develops a Time-Triggered Extension Layer for the Versal Network-on-Chip to provide temporal guarantees for messages that traverse across the NoC. The outcome applies temporal partitioning to avoid the collision of messages, thereby providing determinism for the Network-on-Chip. The results of the evaluation show reduced jitter when the developed time-triggered extension layer is incorporated into the Versal Network-on-Chip. It also safeguards the Network-on-Chip against data loss occurring when two or more PEs (Processing Elements) attempt to access the Network-on-Chip simultaneously. The implication of this work is that the Time-Triggered Extension Layer provides determinism for messages injected into the Network-on-Chip.
引用
收藏
页码:582 / 589
页数:8
相关论文
共 50 条
  • [31] Sensor network-on-chip
    Varatkar, Girish V.
    Narayanan, Sriram
    Shanbhag, Naresh R.
    Jones, Douglas
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2007, : 35 - 38
  • [32] On network-on-chip comparison
    Salminen, Erno
    Kulmala, Ari
    Hamalainen, Timo D.
    [J]. DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 503 - 510
  • [33] The Runahead Network-On-Chip
    Li, Zimo
    Miguel, Joshua San
    Jerger, Natalie Enright
    [J]. PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA-22), 2016, : 333 - 344
  • [34] An Area-efficient Network Interface for a TDM-based Network-on-Chip
    Sparso, Jens
    Kasapaki, Evangelia
    Schoeberl, Martin
    [J]. DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1044 - 1047
  • [35] An Investigation on the Effects of Subnet Extension on Delay and Throughput in Network-on-Chip
    Haghi, Mostafa
    Ghasemi, Abdolrasoul
    Moradi, Saed
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (02)
  • [36] The Chip Is the Network: Toward a Science of Network-on-Chip Design
    Marculescu, Radu
    Bogdan, Paul
    [J]. FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (04): : 371 - 461
  • [37] SCCN: A Time-Effective Hierarchical Interconnection Network for Network-On-Chip
    Mohammed N. M. Ali
    M. M. Hafizur Rahman
    Rizal Mohd Nor
    Dhiren K. Behera
    Tengku Mohd Tengku Sembok
    Yasuyuki Miura
    Yasushi Inoguchi
    [J]. Mobile Networks and Applications, 2019, 24 : 1255 - 1264
  • [38] SCCN: A Time-Effective Hierarchical Interconnection Network for Network-On-Chip
    Ali, Mohammed N. M.
    Rahman, M. M. Hafizur
    Nor, Rizal Mohd
    Behera, Dhiren K.
    Sembok, Tengku Mohd Tengku
    Miura, Yasuyuki
    Inoguchi, Yasushi
    [J]. MOBILE NETWORKS & APPLICATIONS, 2019, 24 (04): : 1255 - 1264
  • [39] Interactive, consistency on a time-triggered real-time control network
    Ryan, Colin
    Heffernan, Donal
    Leen, Gabriel
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2006, 2 (04) : 242 - 254
  • [40] Dynamic Configuration of a Time-Triggered Router for Controller Area Network
    Kammerer, Roland
    Obermaisser, Roman
    Froemel, Bernhard
    [J]. 2012 IEEE 17TH CONFERENCE ON EMERGING TECHNOLOGIES & FACTORY AUTOMATION (ETFA), 2012,