An Investigation on the Effects of Subnet Extension on Delay and Throughput in Network-on-Chip

被引:3
|
作者
Haghi, Mostafa [1 ]
Ghasemi, Abdolrasoul [1 ]
Moradi, Saed [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Boushehr Branch, Telecommun Lab, Boushehr, Iran
关键词
System-on-chip; network-on-chip; subnet; delay; throughput; PERFORMANCE;
D O I
10.1142/S0218126616500158
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
When designing a system-on-chip (SOC), a network-on-chip (NOC) paradigm is the backbone of used interconnection, but in recent years, with a great improvement in silicon technology and the ability to implement billions of transistors on a wafer, it sounds that wire-based communication is not efficient any longer, therefore designers intend to replace wireless transferring data methodology instead. In the following, we show how the performance of the wireless network is improved with subnet extension. This paper focuses on the evaluation of delay and throughput which are two important factors in network proficiency. In fact, to enhance the performance of the system, we need to reduce the number of delay cycles and improve the throughput, therefore to keep balance between these two parameters, designer has to adjust the packet injection rate (PIR) in a safe margin such that it does not exceed a certain point in each state, otherwise delay is uncontrollable, thus it is required to clearly identify the take-off points. About the designer also has to be informed purpose for which the system is going to be designed. It strictly depends on whether high throughput or low delay cycle is desirable. Subnet extension is a way to achieve this target. Here, totally three networks with the number of cores 64, 512 and 1024 have been selected, respectively. The effect of subnet extension is evaluated on each one. The behavior of each network with different number of subnets and IPs is studied. Obtained results from the simulator for different ranges of PIR and subnets are significant. To emphasize, we highlight the take-off points for the delay cycles and the points which does not cross the PIR level. Performance evaluation is conducted based on flit-accurate and open source system C simulator BookSim.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] A guaranteed-throughput switch for network-on-chip
    Liu, J
    Zheng, LR
    Tenhunen, H
    [J]. INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 31 - 34
  • [2] System Level Delay Modeling for Network-on-Chip
    Fang, Zhou
    Ning, Wu
    [J]. 2013 FOURTH WORLD CONGRESS ON SOFTWARE ENGINEERING (WCSE), 2013, : 271 - 275
  • [3] A Hierarchical Optical Network-On-Chip Using Central-Controlled Subnet and Wavelength Assignment
    Chen, Zheng
    Gu, Huaxi
    Yang, Yintang
    Fan, Dongrui
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2014, 32 (05) : 930 - 938
  • [4] An Impact of the Nanoscale Network-on-Chip Topology on the Transmission Delay
    Olejnik, Remigiusz
    [J]. COMPUTER NETWORKS, 2011, 160 : 19 - 26
  • [5] Towards Stochastic Delay Bound Analysis for Network-on-Chip
    Lu, Zhonghai
    Yao, Yuan
    Jiang, Yuming
    [J]. 2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 64 - 71
  • [6] Time-triggered Network Interface Extension for the Versal Network-on-Chip
    Onwuchekwa, Daniel
    Paulachan, Josepaul
    Nambinina, Rakotojaona
    Obermaisser, Roman
    [J]. 2023 INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE IN INFORMATION AND COMMUNICATION, ICAIIC, 2023, : 582 - 589
  • [7] A high-throughput network-on-chip architecture for systems-on-chip interconnect
    Bouhraoua, A.
    Elrabaa, M. E.
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 127 - +
  • [8] Design and evaluation of a high throughput robust router for network-on-chip
    Alhussien, A.
    Wang, C.
    Bagherzadeh, N.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (03): : 173 - 179
  • [9] THROUGHPUT-BASED NETWORK-ON-CHIP TOPOLOGY GENERATION AND ANALYSIS
    Khan, Gul N.
    Dumitriu, V.
    [J]. 2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 1165 - 1169
  • [10] Bandwidth Bottleneck in Network-on-Chip for High-Throughput Processors
    Kim, Jiho
    Cho, Sanghun
    Rhu, Minsoo
    Bakhoda, Ali
    Aamodt, Tor M.
    Kim, John
    [J]. PACT '20: PROCEEDINGS OF THE ACM INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2020, : 157 - 158