An Investigation on the Effects of Subnet Extension on Delay and Throughput in Network-on-Chip

被引:3
|
作者
Haghi, Mostafa [1 ]
Ghasemi, Abdolrasoul [1 ]
Moradi, Saed [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Boushehr Branch, Telecommun Lab, Boushehr, Iran
关键词
System-on-chip; network-on-chip; subnet; delay; throughput; PERFORMANCE;
D O I
10.1142/S0218126616500158
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
When designing a system-on-chip (SOC), a network-on-chip (NOC) paradigm is the backbone of used interconnection, but in recent years, with a great improvement in silicon technology and the ability to implement billions of transistors on a wafer, it sounds that wire-based communication is not efficient any longer, therefore designers intend to replace wireless transferring data methodology instead. In the following, we show how the performance of the wireless network is improved with subnet extension. This paper focuses on the evaluation of delay and throughput which are two important factors in network proficiency. In fact, to enhance the performance of the system, we need to reduce the number of delay cycles and improve the throughput, therefore to keep balance between these two parameters, designer has to adjust the packet injection rate (PIR) in a safe margin such that it does not exceed a certain point in each state, otherwise delay is uncontrollable, thus it is required to clearly identify the take-off points. About the designer also has to be informed purpose for which the system is going to be designed. It strictly depends on whether high throughput or low delay cycle is desirable. Subnet extension is a way to achieve this target. Here, totally three networks with the number of cores 64, 512 and 1024 have been selected, respectively. The effect of subnet extension is evaluated on each one. The behavior of each network with different number of subnets and IPs is studied. Obtained results from the simulator for different ranges of PIR and subnets are significant. To emphasize, we highlight the take-off points for the delay cycles and the points which does not cross the PIR level. Performance evaluation is conducted based on flit-accurate and open source system C simulator BookSim.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] Power consumption optimization and delay based on ant colony algorithm in network-on-chip
    [J]. He, T. (taohe163@163.com), 1600, University of Rijeka, Vukovarska 58,, Rijeka, 51000, Croatia (33):
  • [42] Design and Analysis of Novel Interconnects with Network-on-Chip LVDS Transmitter for Low Delay
    Jayshree
    Seetharaman, G.
    [J]. 2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 204 - 209
  • [43] Survey and classification of network-on-chip
    Yin, Ya-Ming
    Chen, Shu-Ming
    [J]. Tongxin Xuebao/Journal on Communications, 2011, 32 (01): : 127 - 137
  • [44] CDMA Technique for Network-on-Chip
    El Badry, Ahmed A.
    Abd El Ghany, Mohamed A.
    [J]. 2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 163 - 166
  • [45] Star-subnet-based-mesh network on chip
    [J]. Xitong Fangzhen Xuebao, 2007, 22 (5336-5338+5341):
  • [46] PiN: Processing in Network-on-Chip
    Lu, Zhonghai
    [J]. IEEE DESIGN & TEST, 2023, 40 (06) : 30 - 38
  • [47] A Multipath Network-on-Chip Topology
    Ray, Kaushik
    Kalita, Alakesh
    Biswas, Abhijit
    Hussain, Md. Anwar
    [J]. 2016 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2016,
  • [48] Network-on-Chip: the intelligence is in the wire
    Mas, G
    Martin, P
    [J]. IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 174 - 177
  • [49] Smart Reliable Network-on-Chip
    Killian, Cedric
    Tanougast, Camel
    Monteiro, Fabrice
    Dandache, Abbas
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (02) : 242 - 255
  • [50] Clustering Effects on the Design of Opto-Electrical Network-on-Chip
    Abdollahi, Meisam
    Namazi, Alireza
    Mohammadi, Siamak
    [J]. 2016 24TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP), 2016, : 427 - 430