D-Band Flip-Chip Packaging with Wafer-Level Cu-pillar Bumps

被引:0
|
作者
Cao, Zhibo [1 ]
Stocchi, Matteo [2 ]
Wipf, Christian [1 ]
Lehmann, Jens [1 ]
Li, Lei [3 ]
Wipf, Selin Tolunay [1 ]
Wietstruck, Matthias [1 ]
Carta, Corrado [1 ]
Kaynak, Mehmet [4 ]
机构
[1] IHP Leibniz Inst Innovat Mikroelekt, Frankfurt, Oder, Germany
[2] Keysight Technol, Boblingen, Germany
[3] Cornell Univ, ECE Dept, Ithaca, NY USA
[4] Texas Instrument, Kilby Lab, Dallas, TX USA
基金
欧盟地平线“2020”;
关键词
Cu pillar; flip-chip; D-band; microstrip; FEM; INTERCONNECTS;
D O I
10.1109/EPEPS58208.2023.10314877
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The transmission loss of a Cu pillar microstrip-microstrip transition in a flip-chip package is characterized. The used components are fabricated in the back-end layers of a standard BiCMOS process, with Cu pillars deposited on top as the flipped die and UBM coating on pad as the substrate. Four variations with different pitches and openings on the ground plane are all characterized and compared using both measurement and FEM simulation. It is found that a small pitch with a de-coupling aperture are the keys to minimize the transition losses. The de-embedded insertion loss of a single Cu-pillar transition is between 0.3-0.5 dB over 110-170 GHz (D-band). Such a wafer-level bumping approach greatly improves the throughput and uniformity, and meanwhile, demonstrates comparable transition losses with other flip-chip packages using similar sized bumps.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Thermal fatigue reliability for Cu-Pillar bump interconnection in flip chip on module and underfill effects
    Kwak, Jae B.
    Chung, Soonwan
    SOLDERING & SURFACE MOUNT TECHNOLOGY, 2015, 27 (01) : 1 - 6
  • [42] Study of electromigration-induced Cu consumption in the flip-chip Sn/Cu solder bumps
    Liu, C. Y.
    Ke, Lin
    Chuang, Y. C.
    Wang, S. J.
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (08)
  • [43] Development on wafer level anisotropic conductive film for Flip-Chip interconnection
    Souriau, JC
    Brun, J
    Franiatte, R
    Gasse, A
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 155 - 158
  • [44] Broadband D-Band Patch Antenna Array in Wafer-Level Package Based on BCB Process
    Wang, Xiaocheng
    Xiao, Gaobiao
    Yang, Lixue
    Li, Hao
    Xu, Qihao
    IEEE OPEN JOURNAL OF ANTENNAS AND PROPAGATION, 2022, 3 : 1172 - 1179
  • [45] Flip chip wafer level packaging of a flexible chip scale package (CSP)
    Hotchkiss, G
    Amador, G
    Edwards, D
    Hundt, P
    Stark, L
    Stierman, R
    Heinen, G
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 555 - 562
  • [46] 3-D stacked wafer-level packaging
    Savastiouk, Sergey, 2000, IHS Publ Group, Libertyville, IL, United States (09):
  • [47] Redistribution of Electrical Interconnections for Three-Dimensional Wafer-Level Packaging With Silicon Bumps
    Wu, Guoqiang
    Xu, Dehui
    Xiong, Bin
    Wang, Yuelin
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (08) : 1177 - 1179
  • [48] Wafer-level processing cuts chip-stole packaging cost
    Morrison, D
    ELECTRONIC DESIGN, 1999, 47 (21) : 29 - 29
  • [49] Wafer-level chip scale packaging: Benefits for integrated passive devices
    Clearfield, HM
    Young, JL
    Wijeyesekera, SD
    Logan, EA
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 247 - 251
  • [50] Drop Failure Modes of A Wafer-Level Chip-Scale Packaging
    Huang, Mingliang
    Liu, Shuang
    Zhao, Ning
    Long, Haohui
    Li, Jianhui
    Hong, Weiqiang
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 1094 - +