D-Band Flip-Chip Packaging with Wafer-Level Cu-pillar Bumps

被引:0
|
作者
Cao, Zhibo [1 ]
Stocchi, Matteo [2 ]
Wipf, Christian [1 ]
Lehmann, Jens [1 ]
Li, Lei [3 ]
Wipf, Selin Tolunay [1 ]
Wietstruck, Matthias [1 ]
Carta, Corrado [1 ]
Kaynak, Mehmet [4 ]
机构
[1] IHP Leibniz Inst Innovat Mikroelekt, Frankfurt, Oder, Germany
[2] Keysight Technol, Boblingen, Germany
[3] Cornell Univ, ECE Dept, Ithaca, NY USA
[4] Texas Instrument, Kilby Lab, Dallas, TX USA
基金
欧盟地平线“2020”;
关键词
Cu pillar; flip-chip; D-band; microstrip; FEM; INTERCONNECTS;
D O I
10.1109/EPEPS58208.2023.10314877
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The transmission loss of a Cu pillar microstrip-microstrip transition in a flip-chip package is characterized. The used components are fabricated in the back-end layers of a standard BiCMOS process, with Cu pillars deposited on top as the flipped die and UBM coating on pad as the substrate. Four variations with different pitches and openings on the ground plane are all characterized and compared using both measurement and FEM simulation. It is found that a small pitch with a de-coupling aperture are the keys to minimize the transition losses. The de-embedded insertion loss of a single Cu-pillar transition is between 0.3-0.5 dB over 110-170 GHz (D-band). Such a wafer-level bumping approach greatly improves the throughput and uniformity, and meanwhile, demonstrates comparable transition losses with other flip-chip packages using similar sized bumps.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] Copper pillar bump design optimization for lead free flip-chip packaging
    K. M. Chen
    T. S. Lin
    Journal of Materials Science: Materials in Electronics, 2010, 21 : 278 - 284
  • [32] Copper pillar bump design optimization for lead free flip-chip packaging
    Chen, K. M.
    Lin, T. S.
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2010, 21 (03) : 278 - 284
  • [33] High density and through wafer copper interconnections and solder bumps for MEMS wafer-level packaging
    Lin, CJ
    Lin, MT
    Wu, SP
    Tseng, FG
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2004, 10 (6-7): : 517 - 521
  • [34] Room temperature stable underfill with novel latent catalyst for wafer level flip-chip packaging applications
    Sun, Yangyang
    Wong, C. P.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1905 - +
  • [35] Flip-chip packaging using micromachined conductive polymer bumps and alignment pedestals for MOEMS
    Oh, KW
    Ahn, CH
    Roenker, KP
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 1999, 5 (01) : 119 - 126
  • [36] D-Band Silica-Based Package Substrate With EBG Structure for Flip-Chip Modules
    Ito, Masaharu
    Marumoto, Tsunehisa
    2019 49TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2019, : 428 - 431
  • [37] Electromigration reliability and morphologies of Cu pillar flip-chip solder joints
    Lai, Yi-Shao
    Chin, Ying-Ta
    Lee, Chiu-Wen
    Shao, Yu-Hsiu
    Chen, Jiunn
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 330 - +
  • [38] Wafer Level Underfill for Area Array Cu Pillar Flip Chip Packaging of Ultra Low-k Chips on Organic Substrates
    Nah, Jae-Woong
    Gaynes, Michael
    Perfecto, Eric
    Feger, Claudius
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1233 - 1238
  • [39] Flip-chip packaging using micromachined conductive polymer bumps and alignment pedestals for MOEMS
    Oh, Kwang W.
    Ahn, Chong H.
    Roenker, Kenneth P.
    IEEE Journal on Selected Topics in Quantum Electronics, 1999, 5 (01): : 119 - 126
  • [40] Wafer level packaging of RF mems for flip chip assembly
    Wei, J
    Lok, BK
    Lim, PC
    Nai, ML
    Lu, HJ
    Lai, FK
    Wong, CK
    ELECTRONIC AND PHOTONIC PACKAGING, ELECTRICAL SYSTEMS AND PHOTONIC DESIGN AND NANOTECHNOLOGY - 2003, 2003, : 119 - 123