Design of ternary subtractor using multiplexers

被引:1
|
作者
Kolanti, Tulasi Naga Jyothi [1 ]
Patel, K. S. Vasundhara [1 ]
机构
[1] BMS Coll Engn, Dept ECE, Bangalore, Karnataka, India
关键词
Ternary logic; CNTFET; TBDD; Ternary half subtractor; Ternary full subtractor; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; CARBON-NANOTUBE; LOGIC GATES; LOW-POWER;
D O I
10.1108/CW-05-2020-0096
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose The purpose of this paper is to design multiplexers (MUXs) based on ternary half subtractor and full subtractor using carbon nanotube field-effect transistors. Design/methodology/approach Conventionally, the binary logic functions are developed by using the binary decision diagram (BDD) systems. Each node in BDD is replaced by 2:1 MUX to implement the digital circuits. Similarly, in the ternary decision diagram, each node has to be replaced by 3:1 MUX. In this paper, ternary transformed BDD is used to design the ternary subtractors using 2:1 MUXs. Findings The performance of the proposed ternary half subtractor and full subtractor using the 2:1 MUX are compared with the 3:1 MUX-based ternary circuits. It has been observed that the delay, power and power delay product values are reduced, respectively, by 67.6%, 84.3%, 94.9% for half subtractor and 67.7%, 70.1%, 90.3% for full subtractor. From the Monte Carlo simulations, it is observed that the propagation delay and power dissipation of the proposed subtractors are increased by increasing the channel length due to process variations. The stability test is also performed and observed that the stability increases as the channel length and diameter are increased. Originality/value The proposed half subtractor and full subtractor show better performance over the existing subtractors.
引用
收藏
页码:315 / 327
页数:13
相关论文
共 50 条
  • [1] TERNARY FUNCTION AND CIRCUIT-DESIGN USING TERNARY MULTIPLEXERS
    SHIVASHANKAR, HN
    SHIVAPRASAD, AP
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1984, 56 (01) : 135 - 150
  • [2] TERNARY ADDER AND SUBTRACTOR USING TERNARY MULTIPLEXER
    SHIVASHANKAR, HN
    SHIVAPRASAD, AP
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1983, 54 (02) : 201 - 209
  • [3] A novel design of a ternary coded decimal adder/subtractor using reversible ternary gates
    Panahi, Mohammad Mehdi
    Hashemipour, Omid
    Navi, Keivan
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 353 - 361
  • [4] CNTFET-Based Design of Ternary Multiplier using Only Multiplexers
    Jaber, Ramzi A.
    Haidar, Ali M.
    Kassem, Abdallah
    2020 32ND INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2020, : 87 - 90
  • [5] Design of New Quantum/Reversible Ternary Subtractor Circuits
    Monfared, Asma Taheri
    Haghparast, Majid
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (02)
  • [6] A method to design ternary multiplexers controlled by ternary signals based on SUS-LOC
    Sipos, E.
    Oltean, G.
    Miron, C.
    2008 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION, QUALITY AND TESTING, ROBOTICS (AQTR 2008), THETA 16TH EDITION, VOL III, PROCEEDINGS, 2008, : 402 - 407
  • [7] Design of a Compact Ternary Parallel Adder/Subtractor Circuit in Quantum Computing
    Lisa, Nusrat Jahan
    Babu, Hafiz Md Hasan
    2015 IEEE 45TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2015, : 36 - 41
  • [8] Design of Reversible Ternary Adder/Subtractor and Encoder/Priority Encoder Circuits
    Ghosh, Kaustav
    Haque, Md. Misbahul
    Chakraborty, Sanjay
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1290 - 1295
  • [9] Design and analysis of polarization rotation based all-optical ternary half-subtractor and full-subtractor using micro-ring resonator
    Singh, Madan Pal
    Rakshit, Jayanta Kumar
    Hossain, Manjur
    Roy, Jitendra Nath
    OPTICAL AND QUANTUM ELECTRONICS, 2022, 54 (05)
  • [10] Design and analysis of polarization rotation based all-optical ternary half-subtractor and full-subtractor using micro-ring resonator
    Madan Pal Singh
    Jayanta Kumar Rakshit
    Manjur Hossain
    Jitendra Nath Roy
    Optical and Quantum Electronics, 2022, 54