Design of ternary subtractor using multiplexers

被引:1
|
作者
Kolanti, Tulasi Naga Jyothi [1 ]
Patel, K. S. Vasundhara [1 ]
机构
[1] BMS Coll Engn, Dept ECE, Bangalore, Karnataka, India
关键词
Ternary logic; CNTFET; TBDD; Ternary half subtractor; Ternary full subtractor; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; CNTFET-BASED DESIGN; CARBON-NANOTUBE; LOGIC GATES; LOW-POWER;
D O I
10.1108/CW-05-2020-0096
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Purpose The purpose of this paper is to design multiplexers (MUXs) based on ternary half subtractor and full subtractor using carbon nanotube field-effect transistors. Design/methodology/approach Conventionally, the binary logic functions are developed by using the binary decision diagram (BDD) systems. Each node in BDD is replaced by 2:1 MUX to implement the digital circuits. Similarly, in the ternary decision diagram, each node has to be replaced by 3:1 MUX. In this paper, ternary transformed BDD is used to design the ternary subtractors using 2:1 MUXs. Findings The performance of the proposed ternary half subtractor and full subtractor using the 2:1 MUX are compared with the 3:1 MUX-based ternary circuits. It has been observed that the delay, power and power delay product values are reduced, respectively, by 67.6%, 84.3%, 94.9% for half subtractor and 67.7%, 70.1%, 90.3% for full subtractor. From the Monte Carlo simulations, it is observed that the propagation delay and power dissipation of the proposed subtractors are increased by increasing the channel length due to process variations. The stability test is also performed and observed that the stability increases as the channel length and diameter are increased. Originality/value The proposed half subtractor and full subtractor show better performance over the existing subtractors.
引用
收藏
页码:315 / 327
页数:13
相关论文
共 50 条
  • [41] Design of efficient QCA multiplexers
    Cocorullo, G.
    Corsonello, P.
    Frustaci, F.
    Perri, S.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (03) : 602 - 615
  • [42] On the design of multi-vortex beam multiplexers using programmable metasurfaces
    Rezvan, Behrad Rezaee
    Yazdi, Mohammad
    Hosseininejad, Seyed Ehsan
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA B-OPTICAL PHYSICS, 2023, 40 (11) : 2979 - 2989
  • [43] An Improved Design of Combinational Digital Circuits with Multiplexers using Genetic Algorithm
    Vijayakumari, C. K.
    Lukose, Dileep
    Mythili, P.
    James, Rekha K.
    2013 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS & 2013 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMMUNICATIONS & RENEWABLE ENERGY (AICERA/ICMICR), 2013,
  • [44] Quadruple half adder and half subtractor design using SLM and Savart plate
    Supriti Samanta
    Goutam Kumar Maity
    Subhadipta Mukhopadhyay
    Microsystem Technologies, 2022, 28 : 721 - 732
  • [45] Design of joint reconfigurable hybrid adder and subtractor using FinFET and GnrFET technologies
    Florance, D. Rebecca
    Prabhakar, B.
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 32 - 42
  • [46] Quadruple half adder and half subtractor design using SLM and Savart plate
    Samanta, Supriti
    Maity, Goutam Kumar
    Mukhopadhyay, Subhadipta
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (03): : 721 - 732
  • [47] Reversible binary subtractor design using quantum dot-cellular automata
    Das, Jadav Chandra
    De, Debashis
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2017, 18 (09) : 1416 - 1429
  • [48] An Efficient Design of Adder/Subtractor Circuit using Quantum Dot Cellular Automata
    Bardhan, Rajon
    Sultana, Tania
    Lisa, Nusrat Jahan
    2015 18TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2015, : 495 - 500
  • [49] Design of First Adder/Subtractor Using Quantum-Dot Cellular Automata
    Shahidinejad, Ali
    Selamat, Ali
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 3392 - +
  • [50] Reversible binary subtractor design using quantum dot-cellular automata
    Jadav Chandra Das
    Debashis De
    Frontiers of Information Technology & Electronic Engineering, 2017, 18 : 1416 - 1429