Symmetrical and asymmetrical source configured multilevel inverter with reduced device count

被引:1
|
作者
Karri, Krishna Kumari [1 ]
Singh, Varsha [1 ]
Pattnaik, Swapnajit [1 ]
机构
[1] NIT Raipur, Dept Elect Engn, Raipur, India
关键词
Symmetrical and asymmetrical sources; Multilevel inverter; THD; Total blocking voltage; Cost Function; VOLTAGE; TOPOLOGIES; REDUCTION; CONVERTER;
D O I
10.1007/s00202-023-01975-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have been widely accepted in several industrial applications. The advantages provided by MLI are achieved only through the use of several semiconductor switches and capacitors; consecutively increase the total system cost and complexity. To overcome the above limitations, this article develops a reduced device count hybrid MLI topology. The proposed MLI topology (PMLIT) can produce a 9-level voltage waveform with symmetrical sources and a 7-, 11-level output voltage waveform with asymmetrical sources using a single cell. In addition, PMLIT can be extended to produce any number of voltage levels by cascade connection of the cells with the built-in ability to produce both negative and positive voltage levels. Also, the voltage across the used capacitor is self-balanced without the use of any external components. The comparative investigation reveals the superior characteristics of the PMLIT in terms of the components and total blocking voltage over the newly and conventional topologies. Also, the calculated cost function shows that the PMLIT is more economical than the recently developed topologies. Finally, the viability of the PMLIT has been validated by conducting various tests on the simulation platform and also experimentally for 7, 9, 11 and 81 levels under diverse operating conditions.
引用
收藏
页码:263 / 277
页数:15
相关论文
共 50 条
  • [41] Asymmetrical Multilevel Inverter Topology with Reduced Number of Switches
    Ahmed, Rokan Ali
    Mekhilef, Saad
    Ping, Hew Wooi
    [J]. INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2012, 7 (04): : 4761 - 4767
  • [42] Inrush Current Minimization in Reduced Device Count Multilevel Inverter Interfacing PV System
    Sen, Priyanka
    Jha, Vandana
    Sahoo, Ashwin Kumar
    [J]. 2020 3RD INTERNATIONAL CONFERENCE ON ENERGY, POWER AND ENVIRONMENT: TOWARDS CLEAN ENERGY TECHNOLOGIES (ICEPE 2020), 2021,
  • [43] Asymmetrical 17-Level Inverter Topology With Reduced Total Standing Voltage and Device Count
    Arif, M. Saad Bin
    Mustafa, Uvais
    Ayob, Shahrin Bin Md
    Rodriguez, Jose
    Nadeem, Abdul
    Abdelrahem, Mohamed
    [J]. IEEE ACCESS, 2021, 9 : 69710 - 69723
  • [44] SIMULATION AND STUDY OF THREE PHASE VOLTAGE SOURCE MULTILEVEL INVERTER WITH REDUCED SWITCH COUNT
    Pillewan, Himanshu D.
    Salodkar, Prachi A.
    Waghmare, Manoj A.
    [J]. 2017 INTERNATIONAL CONFERENCE ON POWER AND EMBEDDED DRIVE CONTROL (ICPEDC), 2017, : 270 - 274
  • [45] A comprehensive analysis of reduced switch count multilevel inverter
    Kumawat R.K.
    Palwalia D.K.
    [J]. Australian Journal of Electrical and Electronics Engineering, 2020, 17 (01): : 13 - 27
  • [46] A Novel Multilevel Inverter With Reduced Count of Power Switches
    Naseem, Mohd Wajahatullah
    Mohod, Amit
    [J]. PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON POWER AND ADVANCED CONTROL ENGINEERING (ICPACE), 2015, : 64 - 69
  • [47] A Review on Reduced Switch Count Multilevel Inverter Topologies
    Omer, Prabhu
    Kumar, Jagdish
    Surjan, Balwinder Singh
    [J]. IEEE ACCESS, 2020, 8 : 22281 - 22302
  • [48] New Multilevel Inverter Topology with Reduced Component Count
    Salem, Ahmed
    Huynh Van Khang
    Robbersmyr, Kjell G.
    [J]. 2019 21ST EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE '19 ECCE EUROPE), 2019,
  • [49] A New Topology of Multilevel Inverter with Reduced Part Count
    Vijayaraja, L.
    Kumar, S. Ganesh
    Rivera, M.
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION/XXIII CONGRESS OF THE CHILEAN ASSOCIATION OF AUTOMATIC CONTROL (ICA-ACCA), 2018,
  • [50] Hybrid Multilevel Inverter Topology With Reduced Part Count
    Ali, J. S. M.
    Sandeep, N.
    Vijayakumar, Krishnasamy
    Yaragatti, Udaykumar R.
    Blaabjerg, Frede
    [J]. 2018 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS (PEDES), 2018,