Symmetrical and asymmetrical source configured multilevel inverter with reduced device count

被引:1
|
作者
Karri, Krishna Kumari [1 ]
Singh, Varsha [1 ]
Pattnaik, Swapnajit [1 ]
机构
[1] NIT Raipur, Dept Elect Engn, Raipur, India
关键词
Symmetrical and asymmetrical sources; Multilevel inverter; THD; Total blocking voltage; Cost Function; VOLTAGE; TOPOLOGIES; REDUCTION; CONVERTER;
D O I
10.1007/s00202-023-01975-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have been widely accepted in several industrial applications. The advantages provided by MLI are achieved only through the use of several semiconductor switches and capacitors; consecutively increase the total system cost and complexity. To overcome the above limitations, this article develops a reduced device count hybrid MLI topology. The proposed MLI topology (PMLIT) can produce a 9-level voltage waveform with symmetrical sources and a 7-, 11-level output voltage waveform with asymmetrical sources using a single cell. In addition, PMLIT can be extended to produce any number of voltage levels by cascade connection of the cells with the built-in ability to produce both negative and positive voltage levels. Also, the voltage across the used capacitor is self-balanced without the use of any external components. The comparative investigation reveals the superior characteristics of the PMLIT in terms of the components and total blocking voltage over the newly and conventional topologies. Also, the calculated cost function shows that the PMLIT is more economical than the recently developed topologies. Finally, the viability of the PMLIT has been validated by conducting various tests on the simulation platform and also experimentally for 7, 9, 11 and 81 levels under diverse operating conditions.
引用
收藏
页码:263 / 277
页数:15
相关论文
共 50 条
  • [21] Reduced Switch Multilevel Inverter with Symmetrical & Asymmetrical DC Sources for Solar PV Applications
    Sen Goopta, Rubell
    Bhattacharya, Avik
    [J]. 2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 1468 - 1473
  • [22] Single Phase Symmetrical and Asymmetrical Design of Multilevel Inverter Topology with Reduced Number of Switches
    Siddique, Marif Daula
    Mustafa, Asif
    Sarwar, Adil
    Mekhilef, Saad
    Shah, Noraisyah Binti Mohamed
    Seyedamahmousian, Mehdi
    Stojcevski, Alex
    Horan, Ben
    Ogura, Koki
    [J]. 2018 IEEMA ENGINEER INFINITE CONFERENCE (ETECHNXT), 2018,
  • [23] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources
    Nanda, Lipika
    Bharti, Privesh
    Dasgupta, A.
    [J]. 2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
  • [24] Single-phase Multilevel Current Source Inverter with Reduced Device Count and Current Balancing Capability
    Khiavi, Abdolhamid Moallemi
    Kangarlu, Mohammad Farhadi
    Koozehkanani, Ziaddin Daie
    Sobhi, Jafar
    Hosseini, Seyed Hossein
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2015, 15 (03) : 111 - 116
  • [25] A New Multilevel Inverter Topology with Reduced Device Count and Blocking Voltage
    Kamani, Piyush L.
    Mulla, Mahmadasraf A.
    [J]. 2016 IEEE 16TH INTERNATIONAL CONFERENCE ON ENVIRONMENT AND ELECTRICAL ENGINEERING (EEEIC), 2016,
  • [26] Thirteen-Level Multilevel Inverter Structure Having Single DC Source and Reduced Device Count
    Goel, Richa
    Davis, Teenu Techela
    Dey, Anubrata
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2022, 58 (04) : 4932 - 4942
  • [27] A Novel Structure of Switched Capacitor Multilevel Inverter with Reduced Device Count
    Debata, Sitakant
    Roy, Tapas
    Dasgupta, Abhijit
    Sadhu, Pradip Kumar
    [J]. 2018 NATIONAL POWER ENGINEERING CONFERENCE (NPEC), 2018,
  • [28] A New Multilevel Inverter Topology with Reduced Switch Count and Device Stress
    Omer, Prabhu
    Kumar, Jagdish
    Surjan, Balwinder Singh
    [J]. 2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 1032 - 1037
  • [29] Asymmetrical multilevel inverter topology with low total standing voltage and reduced switches count
    Arif, M. Saad Bin
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Md. Ayob, Shahrin
    Iqbal, Atif
    Mekhilef, Saad
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (06) : 1757 - 1775
  • [30] Low Switching Frequency Based Asymmetrical Multilevel Inverter Topology With Reduced Switch Count
    Siddique, Marif Daula
    Mekhilef, Saad
    Shah, Noraisyah Mohamed
    Sarwar, Adil
    Iqbal, Atif
    Tayyab, Mohammad
    Ansari, Mohsin Karim
    [J]. IEEE ACCESS, 2019, 7 : 86374 - 86383