Symmetrical and asymmetrical source configured multilevel inverter with reduced device count

被引:1
|
作者
Karri, Krishna Kumari [1 ]
Singh, Varsha [1 ]
Pattnaik, Swapnajit [1 ]
机构
[1] NIT Raipur, Dept Elect Engn, Raipur, India
关键词
Symmetrical and asymmetrical sources; Multilevel inverter; THD; Total blocking voltage; Cost Function; VOLTAGE; TOPOLOGIES; REDUCTION; CONVERTER;
D O I
10.1007/s00202-023-01975-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multilevel inverters (MLIs) have been widely accepted in several industrial applications. The advantages provided by MLI are achieved only through the use of several semiconductor switches and capacitors; consecutively increase the total system cost and complexity. To overcome the above limitations, this article develops a reduced device count hybrid MLI topology. The proposed MLI topology (PMLIT) can produce a 9-level voltage waveform with symmetrical sources and a 7-, 11-level output voltage waveform with asymmetrical sources using a single cell. In addition, PMLIT can be extended to produce any number of voltage levels by cascade connection of the cells with the built-in ability to produce both negative and positive voltage levels. Also, the voltage across the used capacitor is self-balanced without the use of any external components. The comparative investigation reveals the superior characteristics of the PMLIT in terms of the components and total blocking voltage over the newly and conventional topologies. Also, the calculated cost function shows that the PMLIT is more economical than the recently developed topologies. Finally, the viability of the PMLIT has been validated by conducting various tests on the simulation platform and also experimentally for 7, 9, 11 and 81 levels under diverse operating conditions.
引用
收藏
页码:263 / 277
页数:15
相关论文
共 50 条
  • [1] Symmetrical and asymmetrical source configured multilevel inverter with reduced device count
    Krishna Kumari Karri
    Varsha Singh
    Swapnajit Pattnaik
    [J]. Electrical Engineering, 2024, 106 : 263 - 277
  • [2] Symmetrical and Asymmetrical Reduced Device Multilevel Inverter Topology
    Chappa, Anilkumar
    Gupta, Shubhrata
    Sahu, Lalit Kumar
    Gautam, Shivam Prakash
    Gupta, Krishna Kumar
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (01) : 885 - 896
  • [3] An asymmetrical multilevel inverter topology with reduced source count
    Reddy, K. Raghavendra
    Sabyasachi, Sidharth
    Meshram, P. M.
    Borghate, V. B.
    [J]. 2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [4] An improved asymmetrical multilevel inverter topology with reduced semiconductor device count
    Sarwer, Zeeshan
    Siddique, Marif Daula
    Iqbal, Atif
    Sarwar, Adil
    Mekhilef, Saad
    [J]. INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (11)
  • [5] Operation, analysis, and implementation of a reduced device count asymmetrical multilevel inverter
    Sarwer, Zeeshan
    Sharma, Ankush Kumar
    Zaid, Mohammad
    Sarwar, Adil
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (03) : 849 - 863
  • [6] New Topology for Asymmetrical Multilevel Inverter: An Effort to Reduced Device Count
    Thakre, Kishor
    Mohanty, Kanungo Barada
    Kommukuri, Vinaya Sagar
    Chatterjee, Aditi
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (04)
  • [7] Compact symmetrical and asymmetrical multilevel inverter with reduced switches
    Anand, Vishal
    Singh, Varsha
    [J]. INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2020, 30 (08):
  • [8] A Dual Source Switched-Capacitor Multilevel Inverter with Reduced Device Count
    Fahad, Mohammad
    Tariq, Mohd
    Faizan, Mohammad
    Ali, Atib
    Sarwar, Adil
    Dehghani Tafti, Hossein
    Ahmad, Shafiq
    Shah Noor Mohamed, Adamali
    [J]. ELECTRONICS, 2022, 11 (01)
  • [9] Multilevel Inverter Topologies With Reduced Device Count: A Review
    Gupta, Krishna Kumar
    Ranjan, Alekh
    Bhatnagar, Pallavee
    Sahu, Lalit Kumar
    Jain, Shailendra
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (01) : 135 - 151
  • [10] Comparison of Symmetrical and Asymmetrical Multilevel Inverter Topologies with Reduced Number of Switches
    Rani, P. Sudha
    Prasadarao, V. S. K.
    Subbarao, Koppineni R. N. V.
    [J]. 2014 International Conference on Smart Electric Grid (ISEG), 2014,