Optimization of Ge Mole Fraction in Sacrificial Layers for Sub-3-nm Node Silicon Nanosheet FETs

被引:0
|
作者
Lee, Sanguk [1 ]
Jeong, Jinsu [1 ]
Yoon, Jun-Sik [1 ]
Lee, Seunghwan [1 ]
Lee, Junjong [1 ]
Lim, Jaewan [1 ]
Baek, Rock-Hyun [1 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Elect Engn, 77 Cheongam Ro, Pohang 37673, Gyeongbuk, South Korea
基金
新加坡国家研究基金会;
关键词
Nanosheet FETs; Inner Spacer; S/D recess depth; Germanium mole fraction;
D O I
10.1109/EDTM55494.2023.10103062
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Combinations of Ge mole fractions for performance optimization in NSFETs with S/D recess depth (TSD) variation were investigated using TCAD simulation. The inner spacer length (LIS) was set differently for each layer by controlling the Ge mole fraction of the SiGe sacrificial layer for performance optimization. In NSFETs with TSD variation, the performance was not optimized when all the LIS were set to 5 nm. The RC delay improved by 8.1% when the bottom LIS was shortened from 5 nm to 3 nm.
引用
收藏
页数:3
相关论文
共 42 条
  • [31] A 1.8-V GPIO With Design-Technology-Reliability Co-Optimization in Sub-3-nm GAA-NS Technology
    Chen, Wen-Chieh
    Chen, Shih-Hung
    Huang, Man-Ching
    Chang, Shu-Wei
    Hellings, Geert
    Groeseneken, Guido
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (02) : 615 - 625
  • [32] EFFECTS OF ASCL3 MOLE FRACTION ON INCORPORATION OF GERMANIUM, SILICON, SELENIUM, AND SULFUR INTO VAPOR GROWN EPITAXIAL LAYERS OF GAAS
    DILORENZO, JV
    MOORE, GE
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1971, 118 (11) : 1823 - +
  • [33] Self-Heating Mapping of the Experimental Device and Its Optimization in Advance Sub-5 nm Node Junctionless Multi-Nanowire FETs
    Kumar, Nitish
    Pali, Shraddha
    Gupta, Ankur
    Singh, Pushpapraj
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (01) : 33 - 40
  • [34] Investigation of Device Performance for Fin Angle Optimization in FinFET and Gate-All-Around FETs for 3 nm-Node and Beyond
    Kim, Soyoun
    Lee, Kitae
    Kim, Sihyun
    Kim, Munhyeon
    Lee, Jong-Ho
    Kim, Sangwan
    Park, Byung-Gook
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 2088 - 2093
  • [35] First Monolithic Integration of Ge P-FETs and InAs N-FETs on Silicon Substrate: Sub-120 nm III-V Buffer, Sub-5 nm Ultra-thin Body, Common Raised S/D, and Gate Stack Modules
    Yadav, Sachin
    Tan, Kian-Hua
    Annie
    Goh, Kian Hui
    Subramanian, Sujith
    Low, Kain Lu
    Chen, Nanyan
    Jia, Bowen
    Yoon, Soon-Fatt
    Liang, Gengchiau
    Gong, Xiao
    Yeo, Yee-Chia
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [36] Deep Insight into Channel Engineering of Sub-3 nm-Node P-Type Nanosheet Transistors with a Quantum Transport Model
    Khaliq, Afshan
    Zhang, Shuo
    Huang, Jun Z.
    Kang, Kai
    Yin, Wen-Yan
    PROGRESS IN ELECTROMAGNETICS RESEARCH-PIER, 2022, 174 : 75 - 88
  • [37] Deep Insight into Channel Engineering of Sub-3 nm-Node P-Type Nanosheet Transistors with a Quantum Transport Model
    Khaliq, Afshan
    Zhang, Shuo
    Huang, Jun Z.
    Kang, Kai
    Yin, Wen-Yan
    Progress in Electromagnetics Research, 2022, 174 : 75 - 88
  • [38] A novel fabrication technique of ultrathin and relaxed SiGe buffer layers with high Ge fraction for sub-100 run strained silicon-on-insulator MOSFETs
    Tezuka, T
    Sugiyama, N
    Mizuno, T
    Suzuki, M
    Takagi, S
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (4B): : 2866 - 2874
  • [39] Triple-metal gate work function engineering to improve the performance of junctionless cylindrical gate-all-around Si nanowire MOSFETs for the upcoming sub-3-nm technology node
    Sanjay
    Kumar, Vibhor
    Vohra, Anil
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2024, 23 (02) : 267 - 278
  • [40] Threshold Voltage Variations Induced by Si1-xGex and Si1-xCx of Sub 5-nm Node Silicon Nanosheet Field-Effect Transistors
    Jeong, Jinsu
    Yoon, Jun-Sik
    Lee, Seunghwan
    Baek, Rock-Hyun
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2020, 20 (08) : 4684 - 4689