Simple and Accurate Model for the Propagation Delay in MCML Gates

被引:0
|
作者
Giustolisi, Gianluca [1 ]
Scotti, Giuseppe [2 ]
Palumbo, Gaetano [1 ]
机构
[1] Univ Catania, Dipartimento Ingn Elettr Elettron & Informat DIEEI, I-95123 Catania, Italy
[2] Univ Roma La Sapienza, Dipartimento Ingn Informaz Elettron & Telecomunica, I-00184 Rome, Italy
关键词
Current Mode Logic; digital circuits; MCML; nanometer CMOS; propagation delay; DESIGN STRATEGIES; OPTIMIZED DESIGN; LOGIC; CML; ECL; POWER; TECHNOLOGY; EXPRESSION;
D O I
10.3390/electronics12122680
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, we develop a simple and accurate model for evaluating the propagation delay in MOS Current-Mode Logic (MCML) gates. The model describes the behavior of MCML gates in a linear fashion despite the circuits themselves being non-linear. Indeed, we demonstrate that a linear model can be used, provided that, for each small-signal parameter, its average value calculated between the two different switching logic states is used. The proposed model is validated through simulations of MCML universal gates designed using modern nanometer processes. The model forecasts simulated values with an error lower than 4% and 20% in 65-nm standard CMOS and 28-nm Fully-Depleted Silicon-On-Insulator (FD-SOI), respectively.
引用
收藏
页数:20
相关论文
共 50 条
  • [21] Effect of the Resistance of Open and Short Faults on the Production Testing of MCML Gates
    El-Din, R. Mohie
    Emara, A. S.
    Amer, S. H.
    Fouad, M. M.
    Madian, A. H.
    Amer, H. H.
    Abdelhalim, M. B.
    Draz, H. H.
    2014 PROCEEDINGS OF THE 14TH BIENNIAL BALTIC ELECTRONICS CONFERENCE (BEC 2014), 2014, : 81 - 84
  • [22] Delay Model for Static CMOS Complex Gates
    Marranghello, Felipe S.
    Reis, Andre, I
    Ribas, Renato P.
    2013 26TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2013), 2013,
  • [23] Degradation delay model extension to CMOS gates
    Juan-Chico, J
    Bellido, MJ
    Ruiz-de-Clavijo, P
    Acosta, AJ
    Valencia, M
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 149 - 158
  • [24] Deterministic methodology to evaluate BTI impact on logic gates propagation delay
    Furtado, Gabriela F.
    Both, Thiago H.
    Wirth, Gilson I.
    2017 32ND SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO): CHIP ON THE SANDS, 2017,
  • [25] Novel simple models of CML propagation delay
    Alioto, M
    Palumbo, G
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 270 - 274
  • [26] ANALYSIS AND MODELING OF INITIAL DELAY TIME AND ITS IMPACT ON PROPAGATION DELAY OF CMOS LOGIC GATES
    YANG, YH
    WU, CY
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1989, 136 (05): : 245 - 254
  • [27] Simple and accurate modeling of the output transition time in nanometer CMOS gates
    Alioto, Massimo
    Palumbo, Gaetano
    Poli, Massimo
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2010, 38 (10) : 995 - 1012
  • [28] A Novel Very Low Voltage Topology to implement MCML XOR Gates
    Bellizia, Davide
    Palumbo, Gaetano
    Scotti, Giuseppe
    Trifiletti, Alessandro
    2018 14TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2018), 2018, : 157 - 160
  • [29] Analysis and Design of Ultra-Low Power Subthreshold MCML Gates
    Alioto, Massimo
    Leblebici, Yusuf
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2557 - +
  • [30] Highly-accurate propagation delay analytical model of an RC-circuit with a ramp input
    Mita, Rosario
    Palumbo, Gaetano
    2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 667 - 670