Low-power and area-efficient memristor based non-volatile D latch and flip-flop: Design and analysis

被引:0
|
作者
S., Haroon Rasheed [1 ]
Nelapati, Rajeev Pankaj [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Vellore, Tamil Nadu, India
来源
PLOS ONE | 2024年 / 19卷 / 03期
关键词
HIGH-PERFORMANCE;
D O I
10.1371/journal.pone.0300073
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
In recent years, non-volatile memory elements have become highly appealing for memory applications to implement a new class of storage memory that could replace flash memories in sequential logic applications, with features such as compactness, low power, fast processing speed, high endurance, and retention. The memristor is one such non-volatile element that fits the fundamental blocks of sequential logic circuits, the latch and flip-flop; hence, in this article, a non-volatile latch architecture using memristor ratioed logic (MRL) inverter and CMOS components is focused, with an additional memristor as a memory element. A Verilog-A model was used to create the memristor element. The simulation findings validated the compact, low-voltage, and reliable design of the latch design. We evolved in technology enough to create a master-slave flip-flop and arrange it to function as a counter and a shift register. Power, number of elements, cell size, energy, programming time, and robustness are compared to comparable non-volatile topologies. The proposed non-volatile latch proves non-volatility and can store data with a 24% reduction in power consumption and a near 10% reduction in area.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Area-Efficient STT/CMOS Non-Volatile Flip-Flop
    Park, Jaeyoung
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [2] Design and Analysis of Low-Power and Area-Efficient Master-Slave Flip-Flop
    Krishna, G. Rajesh
    Lorenzo, Rohit
    IETE JOURNAL OF RESEARCH, 2024,
  • [3] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [4] Design Methodology for Area and Energy Efficient OxRAM-based Non-Volatile Flip-Flop
    Nataraj, M.
    Levisse, A.
    Giraud, B.
    Noel, J. -P.
    Meinerzhagen, P.
    Portal, J. M.
    Gaillardon, P. -E.
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [5] High-Performance Low-Power Magnetic Tunnel Junction Based Non-Volatile Flip-Flop
    Na, Taehui
    Ryu, Kyungho
    Kim, Jisu
    Jung, Seong-Ook
    Kim, Jung Pill
    Kang, Seung H.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1953 - 1956
  • [6] An Energy Efficient Non-Volatile Flip-Flop based on CoMET Technology
    Perricone, Robert
    Liang, Zhaoxin
    Mankalale, Meghna G.
    Niemier, Michael
    Sapatnekar, Sachin S.
    Wang, Jian-Ping
    Hu, X. Sharon
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 390 - 395
  • [7] Ferroelectric Transistor based Non-Volatile Flip-Flop
    Wang, Danni
    George, Sumitha
    Aziz, Ahmedullah
    Datta, S.
    Narayanan, Vijaykrishnan
    Gupta, Sumeet K.
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 10 - 15
  • [8] Area-Efficient Temporally Hardened by Design Flip-Flop Circuits
    Matush, Bradley I.
    Mozdzen, Thomas John
    Clark, Lawrence T.
    Knudsen, Jonathan E.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3588 - 3595
  • [9] Low-power and area-efficient 9-transistor double-edge triggered flip-flop
    Muthukumar, S.
    Choi, GoangSeog
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [10] A low-power and high-speed D flip-flop using a single latch
    Chang, RC
    Hsu, LC
    Sun, MC
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2002, 11 (01) : 51 - 55