Fast Performance Evaluation Methodology for High-speed Memory Interfaces

被引:1
|
作者
Kim, Taehoon [1 ,2 ]
Lee, Yoona [1 ]
Choi, Woo-Seok [1 ]
机构
[1] Seoul Natl Univ, Dept ECE, ISRC, Seoul, South Korea
[2] SK hynix, Icheon, South Korea
关键词
Memory interface; performance evaluation; timing/voltage margin; shmoo plot; impulse sensitivity function; PHASE NOISE;
D O I
10.23919/DATE56975.2023.10137192
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An increase in the data rate of memory interfaces causes higher inter-symbol interference (ISI). To mitigate ISI, recent high-speed memory interfaces have started employing complex datapath, utilizing equalization techniques such as continuous-time linear equalizer and decision-feedback equalizer. This incurs huge overhead for design verification with conventional methods using transient simulation. This paper proposes a fast and accurate verification methodology to evaluate the voltage and timing margin of the interface, based on the impulse sensitivity function. To take nonlinear circuit behavior into account, the small- and large-signal responses were separately calculated to improve accuracy, using the data obtained from the periodic AC and periodic steady-state analyses. This approach achieves high accuracy, with shmoo similarity rates of over 95 %, while also significantly reducing verification time, up to 23x faster. Moreover, two different methods are proposed for evaluating the multi-stage Rx performance, providing a trade-off between accuracy and efficiency that can be tailored to the specific purpose, e.g., the verification or design process.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] High-Speed Voltage-Control Spintronics Memory (High-Speed VoCSM)
    Yoda, H.
    Sugiyama, H.
    Inokuchi, T.
    Kato, Y.
    Ohsawa, Y.
    Abe, K.
    Shimomura, N.
    Saito, Y.
    Shirotori, S.
    Koi, K.
    Altansargai, B.
    Oikawa, S.
    Shimizu, M.
    Ishikawa, M.
    Ikegami, K.
    Kamiguchi, Y.
    Fujita, S.
    Kurobe, A.
    2017 IEEE 9TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2017, : 165 - 168
  • [42] High-speed line on fast track
    Hibbert, L
    PROFESSIONAL ENGINEERING, 2004, 17 (02) : 33 - 33
  • [43] Fast broadcast in high-speed networks
    Gopal, A
    Gopal, I
    Kutten, S
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1999, 7 (02) : 262 - 275
  • [44] Quantitative Evaluation on Memory Characteristics of High-Speed Railway Fading Channel
    Zhang, Huimin
    Lin, Siyu
    Ding, Jianwen
    2019 IEEE INTERNATIONAL SYMPOSIUM ON ANTENNAS AND PROPAGATION AND USNC-URSI RADIO SCIENCE MEETING, 2019, : 2093 - 2094
  • [45] Power Integrity Coanalysis Methodology for Multi-Domain High-Speed Memory Systems
    Kim, Seungwon
    Han, Ki Jin
    Kim, Youngmin
    Kang, Seokhyeong
    IEEE ACCESS, 2019, 7 : 95305 - 95313
  • [46] HIGH-SPEED SUBMICRON BICMOS MEMORY
    TAKADA, M
    NAKAMURA, K
    YAMAZAKI, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (03) : 497 - 505
  • [47] In defence of high-speed memory scanning
    Sternberg, Saul
    QUARTERLY JOURNAL OF EXPERIMENTAL PSYCHOLOGY, 2016, 69 (10): : 2020 - 2075
  • [48] HIGH-SPEED OP AMPS - HOW FAST IS FAST
    FISHMAN, JG
    ELECTRONIC PRODUCTS MAGAZINE, 1973, 16 (06): : 187 - &
  • [49] TUNNEL DIODE HIGH-SPEED MEMORY
    TAKAHASHI, S
    ISHII, O
    NAKAZAWA, K
    MURATA, K
    COMMUNICATIONS OF THE ACM, 1962, 5 (06) : 323 - 323
  • [50] HIGH-SPEED DEVICE FOR ANALOG MEMORY
    KUZNETSOV, AA
    BARYSHEV, VI
    VAAG, LL
    PRIBORY I TEKHNIKA EKSPERIMENTA, 1973, (04): : 97 - 98