Fast Performance Evaluation Methodology for High-speed Memory Interfaces

被引:1
|
作者
Kim, Taehoon [1 ,2 ]
Lee, Yoona [1 ]
Choi, Woo-Seok [1 ]
机构
[1] Seoul Natl Univ, Dept ECE, ISRC, Seoul, South Korea
[2] SK hynix, Icheon, South Korea
关键词
Memory interface; performance evaluation; timing/voltage margin; shmoo plot; impulse sensitivity function; PHASE NOISE;
D O I
10.23919/DATE56975.2023.10137192
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An increase in the data rate of memory interfaces causes higher inter-symbol interference (ISI). To mitigate ISI, recent high-speed memory interfaces have started employing complex datapath, utilizing equalization techniques such as continuous-time linear equalizer and decision-feedback equalizer. This incurs huge overhead for design verification with conventional methods using transient simulation. This paper proposes a fast and accurate verification methodology to evaluate the voltage and timing margin of the interface, based on the impulse sensitivity function. To take nonlinear circuit behavior into account, the small- and large-signal responses were separately calculated to improve accuracy, using the data obtained from the periodic AC and periodic steady-state analyses. This approach achieves high accuracy, with shmoo similarity rates of over 95 %, while also significantly reducing verification time, up to 23x faster. Moreover, two different methods are proposed for evaluating the multi-stage Rx performance, providing a trade-off between accuracy and efficiency that can be tailored to the specific purpose, e.g., the verification or design process.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] PERFORMANCE EVALUATION OF A HIGH-SPEED INERTIAL EXERCISE TRAINER
    Caruso, John F.
    Hari, Parameswar
    Coday, Michael A.
    Leeper, Adam
    Ramey, Elizabeth
    Monda, Julie K.
    Hastings, Lori P.
    Davison, Steve
    JOURNAL OF STRENGTH AND CONDITIONING RESEARCH, 2008, 22 (06) : 1760 - 1768
  • [32] A TCAD methodology for high-speed photodetectors
    Jacob, B
    Witzigmann, B
    Klemenc, M
    Petit, C
    SOLID-STATE ELECTRONICS, 2005, 49 (06) : 1002 - 1008
  • [33] High-speed bus circuit methodology
    Saito, Seiichi
    Kato, Tetsuro
    Nitta, Shuichi
    1998, Scripta Technica Inc, New York, NY, United States (122):
  • [34] High-speed bus circuit methodology
    Saito, S
    Kato, T
    Nitta, S
    ELECTRICAL ENGINEERING IN JAPAN, 1998, 122 (01) : 49 - 59
  • [35] High-speed Bus Circuit Methodology
    Saito, S.
    Kato, T.
    Nitta, S.
    Denki Gakkai Ronbunshi. C, Erekutoronikusu Joho Kogaku, Shisutemu, 117 (04):
  • [36] Impact of Power Supply Noise on Clock Jitter in High-Speed DDR Memory Interfaces
    Monthie, Jim
    Sreekumar, Vineet
    Yashwante, Ranjit
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 262 - 266
  • [37] SEMI HIGH-SPEED STEELS WITH HIGH-SPEED STEEL PERFORMANCE
    FREDRIKSSON, B
    ATTLEGARD, M
    JOURNAL OF METALS, 1979, 31 (12): : 112 - 112
  • [38] A System-Level Post-Silicon Validation Methodology for High-Speed Serial Interfaces
    Puligundla, Sudeep
    Manikandan, T.
    Sunderland, Paul
    Vineeth, V. L.
    Daffron, Christopher
    Nathal, Moises Puga
    Gupta, Anshu
    Tudoran, Felix
    Linn, Timothy
    Huang, Wayne
    Luhadia, Sukay
    Gardiner, Scott
    Saikiran, V
    2022 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2022,
  • [39] Resolving test challenges for high-speed interfaces
    EE Eval Engin, 2009, 7 (20-25):
  • [40] COMPATIBILITY OVERSHADOWS NEW INTERFACES HIGH-SPEED
    COSTLOW, T
    THAWLEY, ST
    ELECTRONIC DESIGN, 1986, 34 (04) : 52 - 52