A novel algorithmic Data-Collision SDRAM-based TCAM architecture on FPGA

被引:0
|
作者
Trinh, Nguyen [1 ,2 ]
Bui, Minh [1 ,2 ]
Dang, Binh [1 ,2 ]
Tran, Linh [1 ,2 ]
机构
[1] Ho Chi Minh City Univ Technol HCMUT, Dept Elect Engn, Ho Chi Minh City, Vietnam
[2] Vietnam Natl Univ, Ho Chi Minh City, Vietnam
关键词
Ternary Content-Addressable Memory; Data-Collision TCAM; FPGA; SDRAM-based TCAM; CONTENT-ADDRESSABLE MEMORY;
D O I
10.1016/j.asej.2023.102478
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Ternary Content-Addressable Memory (TCAM) is one of the most effective methods for high-speed data searching in networking infrastructure. Despite the excellent performance and large look-up table, application-specific integrated-circuit-based TCAMs cost massive power supply and are challenging to configure. Field-Programmable Gate Arrays (FPGAs) have become the alternative solution for integrating TCAM due to their minimal power consumption and reconfigurability. Methods using on-chip registers, BRAMs, or LUTRAMs to implement large-size TCAM suffer excessive resource consumption. Researchers introduced DDR-SDRAM-based CAM to provide high-performance and economic packet inspections to overcome such issues; however, they only support binary look-up. This paper presents a novel algorithmic Data-Collision TCAM architecture on FPGA for SDRAM compatibility. The proposed SDRAM-based TCAM supports ternary value look-up function for practical Ethernet packet processing. The architecture outperforms conventional TCAMs regarding BRAMs, logics con-sumption, and look-up table sizes. The proposed architecture is the first SDRAM-based TCAM on FPGA with a 128Mbyte look-up table.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] A novel VLSI architecture for Lempel-Ziv based data compression
    Lai, YK
    Chen, KC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 617 - 620
  • [42] Retraction Note to: A novel cognitive Wallace compressor based multi operand adders in CNN architecture for FPGA
    T. Kowsalya
    Journal of Ambient Intelligence and Humanized Computing, 2023, 14 (Suppl 1) : 579 - 579
  • [43] RETRACTED ARTICLE: A novel cognitive Wallace compressor based multi operand adders in CNN architecture for FPGA
    T. Kowsalya
    Journal of Ambient Intelligence and Humanized Computing, 2021, 12 : 7263 - 7271
  • [44] A novel algorithm and FPGA based adaptable architecture for correcting sensor non-uniformities in infrared system
    Kumar, Ajay
    Sarkar, S.
    Agarwal, R. P.
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (06) : 402 - 407
  • [45] An FPGA-based SOM circuit architecture for online learning of 64-QAM data streams
    de Abreu de Sousa, Miguel Angelo
    Pires, Ricardo
    Perseghini, Sara D. dos S.
    Del-Moral-Hernandez, Emilio
    2018 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2018,
  • [46] A dynamically partial-reconfigurable FPGA-based architecture for data processing on space solar telescope
    Ruan, Zhuo
    Han, Yuzhang
    Cai, Hongbo
    Jin, Shengzhen
    Han, Jianguo
    2007 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS, 2007, : 194 - +
  • [47] A Novel High-Speed Parallel Scheme for Data Sorting Algorithm Based on FPGA
    Dong, Shengnan
    Wang, Xiaotao
    Wang, Xingbo
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 3508 - +
  • [48] An novel methodology for reducing SoC test data volume on FPGA-based testers
    Bernardi, P.
    Reorda, M. Sonza
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 192 - 197
  • [49] A NOVEL FPGA BASED DIGITAL OCTA-RATE CLOCK AND DATA RECOVERY CIRCUIT
    Sankalp, Burugula Sai
    Reddy, N. Jagan Mohan
    Kumar, Boya Pradeep
    Paidimarry, Chandra Sekhar
    2015 IEEE ASIAN PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2015, : 57 - 62
  • [50] Algorithm, architecture, and implementation of algorithmic delay-locked loop based data recovery circuit for high-speed serial data communication
    Song, HJ
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 83 - 87