A novel algorithmic Data-Collision SDRAM-based TCAM architecture on FPGA

被引:0
|
作者
Trinh, Nguyen [1 ,2 ]
Bui, Minh [1 ,2 ]
Dang, Binh [1 ,2 ]
Tran, Linh [1 ,2 ]
机构
[1] Ho Chi Minh City Univ Technol HCMUT, Dept Elect Engn, Ho Chi Minh City, Vietnam
[2] Vietnam Natl Univ, Ho Chi Minh City, Vietnam
关键词
Ternary Content-Addressable Memory; Data-Collision TCAM; FPGA; SDRAM-based TCAM; CONTENT-ADDRESSABLE MEMORY;
D O I
10.1016/j.asej.2023.102478
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Ternary Content-Addressable Memory (TCAM) is one of the most effective methods for high-speed data searching in networking infrastructure. Despite the excellent performance and large look-up table, application-specific integrated-circuit-based TCAMs cost massive power supply and are challenging to configure. Field-Programmable Gate Arrays (FPGAs) have become the alternative solution for integrating TCAM due to their minimal power consumption and reconfigurability. Methods using on-chip registers, BRAMs, or LUTRAMs to implement large-size TCAM suffer excessive resource consumption. Researchers introduced DDR-SDRAM-based CAM to provide high-performance and economic packet inspections to overcome such issues; however, they only support binary look-up. This paper presents a novel algorithmic Data-Collision TCAM architecture on FPGA for SDRAM compatibility. The proposed SDRAM-based TCAM supports ternary value look-up function for practical Ethernet packet processing. The architecture outperforms conventional TCAMs regarding BRAMs, logics con-sumption, and look-up table sizes. The proposed architecture is the first SDRAM-based TCAM on FPGA with a 128Mbyte look-up table.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] A NOVEL SRAM-BASED FPGA ARCHITECTURE FOR EFFICIENT TMR FAULT TOLERANCE SUPPORT
    Kyriakoulakos, Konstantinos
    Pnevmatikatos, Dionisios
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 193 - 198
  • [22] A novel IFPWM-based all-digital transmitter architecture and FPGA implementation
    Department of Telecommunications Engineering, NED University of Engineering and Technology, Karachi, Pakistan
    不详
    Int J Circuit Theory Appl,
  • [23] A Novel FPGA-Based Architecture for Fast Automatic Target Detection in Hyperspectral Images
    Lei, Jie
    Wu, Lingyun
    Li, Yunsong
    Xie, Weiying
    Chang, Chein-I
    Zhang, Jintao
    Huang, Biying
    REMOTE SENSING, 2019, 11 (02)
  • [24] A novel PDWC-UCO algorithm-based buffer placement in FPGA architecture
    Arumugam, Sridevi
    Viswanaathan, Lakshmiprabha
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (04) : 550 - 570
  • [25] FPGA-based architecture for real-time data reduction of ultrasound signals
    Soto-Cajiga, J. A.
    Pedraza-Ortega, J. C.
    Rubio-Gonzalez, C.
    Bandala-Sanchez, M.
    Romero-Troncoso, R. de J.
    ULTRASONICS, 2012, 52 (02) : 230 - 237
  • [26] A novel framework for regional collision risk identification based on AIS data
    Liu, Zihao
    Wu, Zhaolin
    Zheng, Zhongyi
    APPLIED OCEAN RESEARCH, 2019, 89 : 261 - 272
  • [27] FPGA BASED DESIGN AND ARCHITECTURE OF NETWORK-ON-CHIP ROUTER FOR EFFICIENT DATA PROPAGATION
    Krutthika, Hirebasur Krishnappa
    Aswatha, Anur Rangappa
    IIOAB JOURNAL, 2020, 11 : 17 - 25
  • [28] A Scalable Correlator Architecture Based on Modular FPGA Hardware, Reuseable Gateware, and Data Packetization
    Parsons, Aaron
    Backer, Donald
    Siemion, Andrew
    Chen, Henry
    Werthimer, Dan
    Droz, Pierre
    Filiba, Terry
    Manley, Jason
    McMahon, Peter
    Parsa, Arash
    MacMahon, David
    Wright, Melvyn
    PUBLICATIONS OF THE ASTRONOMICAL SOCIETY OF THE PACIFIC, 2008, 120 (873) : 1207 - 1221
  • [29] FPGA Realization of Novel Techniques for DDR based Data Acquisition System
    Mehta, Ravi H.
    Jasani, Karan
    Israni, Dippal
    Shah, Arpita
    PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 511 - 515
  • [30] A Novel SDN-Based IoT Architecture for Big Data
    Kakiz, Muhammet Talha
    Ozturk, Ercument
    Cavdar, Tugrul
    2017 INTERNATIONAL ARTIFICIAL INTELLIGENCE AND DATA PROCESSING SYMPOSIUM (IDAP), 2017,