An Optimized Device Structure with a Highly Stable Process Using Ferroelectric Memory in 3D NAND Flash Memory Applications

被引:0
|
作者
Choi, Seonjun [1 ]
Kang, Myounggon [2 ]
Jung, Hong-sik [3 ]
Kim, Yuri [3 ]
Song, Yun-heub [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] Korea Natl Univ Transportat, Dept Elect Engn, Chungju 27469, South Korea
[3] Ulsan Natl Inst Sci & Technol, Mat & Devices Engn, Ulsan 44919, South Korea
关键词
3D NAND; charge trap flash (CTF); ferroelectric; stress;
D O I
10.3390/electronics13050889
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an optimized device structure with a highly stable process that addresses threshold voltage shift issues in the String-Select-Line (SSL) and Ground-Select-Line (GSL) gates using ferroelectric memory in 3D NAND flash memory applications. The proposed device utilizes nickel (Ni) instead of tungsten (W) for the GSL and SSL gates, enabling optimized polarization properties during the annealing process and leveraging the disparity in thermal expansion coefficients. Notably, the difference in thermal expansion coefficient from tungsten (W), employed in other Word Line (WL) gates, allows effective control over polarization properties. To validate the proposed structure, we fabricated and measured a Metal-Ferroelectric-Insulator-Silicon (MFIS) capacitor utilizing Hafnium-Zirconium Oxide (HZO) material. The measurement results indicate that a change in the upper metal layer results in a more than fivefold increase in the variance of polarization characteristics between the WL gates (responsible for the memory function) and the SSL and GSL gates dedicated to channel control. In addition, process simulation was conducted using the same device structure, confirming the application of tensile stress to the HZO thin film in the case of a W electrode and compressive stress in the case of a Ni electrode. Furthermore, applying this controlled polarization characteristic parameter to the 3D NAND flash memory structure revealed a reduction in the threshold voltage shift of the control gate from a previous change of 2.6 V or more to 0.05 V, facilitating stable control.
引用
收藏
页数:11
相关论文
共 50 条
  • [41] CHARACTERIZATION OF RELIABILITY IN 3-D NAND FLASH MEMORY
    Lee, Jong-Ho
    Joe, Sung-Min
    Kang, Ho-Jung
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [42] Damage and optimization of program/erase operation in MANOS 3D NAND flash memory
    Fan, Yunjie
    Wang, Zhiqiang
    Yang, Shengwei
    Du, Cong
    Han, Kun
    He, Yi
    MICROELECTRONIC ENGINEERING, 2023, 278
  • [43] A High Efficiency All - PMOS Charge Pump for 3D NAND Flash Memory
    Fu, Liyin
    Wang, Yu
    Wang, Qi
    Yang, Shiyang
    Yang, Yan
    Huo, Zongliang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [44] HeatWatch: Improving 3D NAND Flash Memory Device Reliability by Exploiting Self-Recovery and Temperature Awareness
    Luo, Yixin
    Ghose, Saugata
    Cai, Yu
    Haratsch, Erich F.
    Mutlu, Onur
    2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2018, : 504 - 517
  • [45] Read Retry Mechanism for 3D NAND Flash Memory: Observations, Analyses, and Solutions
    Liao, Han-Yu
    Hsu, Wen-Ling
    Hsieh, Jen-Wei
    Chen, Hung-Pin
    2024 13TH NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM, NVMSA 2024, 2024, : 49 - 54
  • [46] Effects of Vpass and Vertical Pitch on 3D SONOS NAND Flash Memory Operations
    Lee, Jeongsu
    Lee, Gunwoo
    Sui, Onejae
    Lee, Seung-Beck
    2014 14TH ANNUAL NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2014,
  • [47] Natural Local Self-Boosting Effect in 3D NAND Flash Memory
    Kang, Myounggon
    Kim, Yoon
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (09) : 1236 - 1239
  • [48] PMOS junction optimization for 3D NAND FLASH memory with CMOS under array
    Liao, Jeng-Hwa
    Ko, Zong-Jie
    Lin, Hsing-Ju
    Hsieh, Jung -Yu
    Yang, Ling-Wu
    Yang, Tahone
    Chen, Kuang-Chao
    Lu, Chih-Yuan
    SOLID-STATE ELECTRONICS, 2023, 202
  • [49] Influence of rapid thermal annealing on the wafer warpage in 3D NAND flash memory
    Li, Qi
    Zhang, Yu
    Zou, Xingqi
    Gao, Jing
    Yang, Chuan
    Ding, Lei
    Wu, Zhipeng
    Li, Na
    Zhang, Sen
    Huo, Zongliang
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2019, 34 (02)
  • [50] Analysis of Cell Current with Abnormal Channel Profile in 3D NAND Flash Memory
    Lee, Jaewoo
    Kim, Yungjun
    Shin, Yoocheol
    Park, Seongjo
    Kang, Daewoong
    Kang, Myounggon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2024, 24 (02) : 138 - 143