An Optimized Device Structure with a Highly Stable Process Using Ferroelectric Memory in 3D NAND Flash Memory Applications

被引:0
|
作者
Choi, Seonjun [1 ]
Kang, Myounggon [2 ]
Jung, Hong-sik [3 ]
Kim, Yuri [3 ]
Song, Yun-heub [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Seoul 04763, South Korea
[2] Korea Natl Univ Transportat, Dept Elect Engn, Chungju 27469, South Korea
[3] Ulsan Natl Inst Sci & Technol, Mat & Devices Engn, Ulsan 44919, South Korea
关键词
3D NAND; charge trap flash (CTF); ferroelectric; stress;
D O I
10.3390/electronics13050889
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose an optimized device structure with a highly stable process that addresses threshold voltage shift issues in the String-Select-Line (SSL) and Ground-Select-Line (GSL) gates using ferroelectric memory in 3D NAND flash memory applications. The proposed device utilizes nickel (Ni) instead of tungsten (W) for the GSL and SSL gates, enabling optimized polarization properties during the annealing process and leveraging the disparity in thermal expansion coefficients. Notably, the difference in thermal expansion coefficient from tungsten (W), employed in other Word Line (WL) gates, allows effective control over polarization properties. To validate the proposed structure, we fabricated and measured a Metal-Ferroelectric-Insulator-Silicon (MFIS) capacitor utilizing Hafnium-Zirconium Oxide (HZO) material. The measurement results indicate that a change in the upper metal layer results in a more than fivefold increase in the variance of polarization characteristics between the WL gates (responsible for the memory function) and the SSL and GSL gates dedicated to channel control. In addition, process simulation was conducted using the same device structure, confirming the application of tensile stress to the HZO thin film in the case of a W electrode and compressive stress in the case of a Ni electrode. Furthermore, applying this controlled polarization characteristic parameter to the 3D NAND flash memory structure revealed a reduction in the threshold voltage shift of the control gate from a previous change of 2.6 V or more to 0.05 V, facilitating stable control.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] Charge Migration Analysis of 3D SONOS NAND Flash Memory Using Test Pattern
    Jeong, Jun-Kyo
    Sung, Jae-Young
    Yang, Hee-Hoon
    Lee, Hi-Deok
    Lee, Ga-Won
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (02) : 151 - 157
  • [22] Prediction of Characteristics of Future Scaled 3D NAND Flash Memory by Using TCAD and SPICE
    Kim, Minsoo
    Shin, Hyungcheol
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 63 - 64
  • [23] Systematic Analysis of Spacer and Gate Length Scaling on Memory Characteristics in 3D NAND Flash Memory
    Bae, Hee Young
    Hong, Seul Ki
    Park, Jong Kyung
    APPLIED SCIENCES-BASEL, 2024, 14 (15):
  • [24] PVSensing: A Process-Variation-Aware Space Allocation Strategy for 3D NAND Flash Memory
    Wang, Yi
    Huang, Jiangfan
    Chen, Jing
    Mao, Rui
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) : 1302 - 1315
  • [25] Impact of etch angles on cell characteristics in 3D NAND flash memory
    Oh, Young-Taek
    Kim, Kyu-Beom
    Shin, Sang-Hoon
    Sim, Hahng
    Toan, Nguyen Van
    Ono, Takahito
    Song, Yun-Heub
    MICROELECTRONICS JOURNAL, 2018, 79 : 1 - 6
  • [26] Impact of plasma induced damage on the fabrication of 3D NAND flash memory
    Reiter, Tobias
    Klemenschits, Xaver
    Filipovic, Lado
    SOLID-STATE ELECTRONICS, 2022, 192
  • [27] Mechanical stress in a tapered channel hole of 3D NAND flash memory
    Yoon, DongGwan
    Sim, JaeMin
    Song, YunHeub
    MICROELECTRONICS RELIABILITY, 2023, 143
  • [28] Impact of plasma induced damage on the fabrication of 3D NAND flash memory
    Reiter, Tobias
    Klemenschits, Xaver
    Filipovic, Lado
    Solid-State Electronics, 2022, 192
  • [29] Accelerating Sub-Block Erase in 3D NAND Flash Memory
    Gong, Hongbin
    Shen, Zhirong
    Shu, Jiwu
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 228 - 235
  • [30] A polynomial based valley search algorithm for 3D NAND flash memory
    Li, Runze
    Tian, Ye
    Du, Zhichao
    Wang, Yu
    Wang, Qi
    Huo, Zongliang
    IEICE ELECTRONICS EXPRESS, 2022, 19 (06)