Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop Architecture

被引:4
|
作者
Divya, Marichamy [1 ]
Sundaram, Kumaravel [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Dept Micro & Nano Elect, Vellore 632014, Tamil Nadu, India
关键词
Blind zone; Lock-in time; Reset pulse; Phase frequency detector; Phase-locked loop; TIME;
D O I
10.1007/s00034-023-02413-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase frequency detector (PFD) is an important component in a phase-locked loop (PLL). PFD detects the timing difference between the reference clock (REFCK) and the feedback clock (FBCK). PFD plays a major role in deciding the amount of time required by a PLL to achieve lock. The blind zone in the PFD causes inaccurate PFD output. This negatively impacts the PLL's lock-in time. The increase in lock-in time poses great challenges for developing high-speed PLLs. This paper proposes a PFD architecture that eliminates the reset pulse when the timing difference between the REFCK and the FBCK is significantly high. The elimination of the reset pulse in this way leads to a blind zone free PFD across process, voltage, and temperature (PVT) variations. The PFD is realized and implemented in the Cadence spectre environment using the UMC 0.18 mu m CMOS process. From the results, it can be stated that the designed PFD is blind zone free across PVT variations. The proposed PFD-based PLL locks faster than the traditional PFD-based PLL. The proposed PFD consumes 163 mu W power at a 100 MHz operating frequency which is the lowest compared to the earlier reported works. Its operational range is [-2p,2p]. The PFD occupies an area of 0.0069 mm(2). The proposed design is well suited to low-power, high-speed PLL applications.
引用
收藏
页码:6399 / 6419
页数:21
相关论文
共 50 条
  • [1] Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop Architecture
    Marichamy Divya
    Kumaravel Sundaram
    Circuits, Systems, and Signal Processing, 2023, 42 : 6399 - 6419
  • [2] Low-Power High-Frequency Phase Frequency Detector for Minimal Blind-Zone Phase-Locked Loops
    Sofimowloodi, Sobhan
    Razaghian, Farhad
    Gholami, Mohammad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (02) : 498 - 511
  • [3] Low-Power High-Frequency Phase Frequency Detector for Minimal Blind-Zone Phase-Locked Loops
    Sobhan Sofimowloodi
    Farhad Razaghian
    Mohammad Gholami
    Circuits, Systems, and Signal Processing, 2019, 38 : 498 - 511
  • [4] Dead zone-less low power phase frequency detector, independent of duty cycle variations for charge pump phase locked loop
    Divya, Marichamy
    Sundaram, Kumaravel
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 114 (01) : 13 - 30
  • [5] Dead zone-less low power phase frequency detector, independent of duty cycle variations for charge pump phase locked loop
    Marichamy Divya
    Kumaravel Sundaram
    Analog Integrated Circuits and Signal Processing, 2023, 114 : 13 - 30
  • [6] A low-power phase-locked loop for UWB applications
    Rapinoja, Tapio
    Stadius, Kari
    Halonen, Kari
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 54 (02) : 95 - 103
  • [7] A low-power phase-locked loop for UWB applications
    Tapio Rapinoja
    Kari Stadius
    Kari Halonen
    Analog Integrated Circuits and Signal Processing, 2008, 54 : 95 - 103
  • [8] A low-power phase-locked loop for UWB applications
    Rapinoja, Tapio
    Stadius, Kari
    Halonen, Kari
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 23 - +
  • [9] A low jitter and low-power phase-locked loop design
    Chen, KH
    Liao, HS
    Tzou, LJ
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 257 - 260
  • [10] A low-voltage low-power CMOS phase-locked loop
    Chang, RC
    Kuo, LC
    Chen, HM
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2005, 14 (05) : 997 - 1006