Blind Zone-Less Phase Frequency Detector for a Low-Power Phase-Locked Loop Architecture

被引:4
|
作者
Divya, Marichamy [1 ]
Sundaram, Kumaravel [1 ]
机构
[1] Vellore Inst Technol, Sch Elect Engn, Dept Micro & Nano Elect, Vellore 632014, Tamil Nadu, India
关键词
Blind zone; Lock-in time; Reset pulse; Phase frequency detector; Phase-locked loop; TIME;
D O I
10.1007/s00034-023-02413-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The phase frequency detector (PFD) is an important component in a phase-locked loop (PLL). PFD detects the timing difference between the reference clock (REFCK) and the feedback clock (FBCK). PFD plays a major role in deciding the amount of time required by a PLL to achieve lock. The blind zone in the PFD causes inaccurate PFD output. This negatively impacts the PLL's lock-in time. The increase in lock-in time poses great challenges for developing high-speed PLLs. This paper proposes a PFD architecture that eliminates the reset pulse when the timing difference between the REFCK and the FBCK is significantly high. The elimination of the reset pulse in this way leads to a blind zone free PFD across process, voltage, and temperature (PVT) variations. The PFD is realized and implemented in the Cadence spectre environment using the UMC 0.18 mu m CMOS process. From the results, it can be stated that the designed PFD is blind zone free across PVT variations. The proposed PFD-based PLL locks faster than the traditional PFD-based PLL. The proposed PFD consumes 163 mu W power at a 100 MHz operating frequency which is the lowest compared to the earlier reported works. Its operational range is [-2p,2p]. The PFD occupies an area of 0.0069 mm(2). The proposed design is well suited to low-power, high-speed PLL applications.
引用
收藏
页码:6399 / 6419
页数:21
相关论文
共 50 条
  • [23] Low power 10T phase and frequency detector for high frequency phase locked loop
    Rajalingam, Prithiviraj
    Srinivasan, Balaji
    Jayakumar, Selvakumar
    Routray, Soumyaranjan
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (01)
  • [24] A frequency steered phase-locked loop
    Hill, MT
    Cantoni, A
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1997, 45 (06) : 737 - 743
  • [25] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
  • [26] A Fractional-N Divider-Less Phase-Locked Loop With a Subsampling Phase Detector
    Chang, Wei-Sung
    Huang, Po-Chun
    Lee, Tai-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2964 - 2975
  • [27] A lock-in enhanced phase-locked loop with high speed phase frequency detector
    Chow, HC
    Yeh, NL
    ISPACS 2005: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS, 2005, : 401 - 404
  • [28] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
  • [29] A Chip-Scale Heterodyne Optical Phase-Locked Loop with Low-Power Consumption
    Simsek, Arda
    Arafin, Shamsul
    Kim, Seong-Kyun
    Morrison, Gordon
    Johansson, Leif A.
    Mashanovitch, Milan
    Coldren, Larry A.
    Rodwell, Mark J.
    2017 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION (OFC), 2017,
  • [30] HIGH-FREQUENCY ANALYSIS OF PHASE-LOCKED LOOP AND PHASE DETECTOR CHARACTERISTIC COMPUTATION
    Kuznetsov, N. V.
    Leonov, G. A.
    Neittaantnmaki, P.
    Seledzhi, S. M.
    Yuldashev, M. V.
    Yuldashev, R. V.
    ICINCO 2011: PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON INFORMATICS IN CONTROL, AUTOMATION AND ROBOTICS, VOL 1, 2011, : 272 - 278