Comparative analysis of radiation tolerant analog circuit layout in 180 nm CMOS technology for space application

被引:2
|
作者
Malik, Munish [1 ]
Prakash, Neelam R. [2 ]
Kumar, Ajay [1 ]
机构
[1] Semicond Lab Mohali, Punjab 160071, India
[2] PEC, Dept Elect & Commun, Chandigarh 160012, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 131卷
关键词
ELT; Leakage; Layout; MOSFET; Rad hard; Radiation; TID; CHANNEL MOSFETS; DEVICES; RHBD;
D O I
10.1016/j.mejo.2022.105665
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work extend the application of radiation hard by design(RHBD) techniques to circuit level and review the effectiveness of these methods based on performance of analog domain circuit in radiation environment. A 3D TCAD tool was used in simulating the different layout styles of NMOS device. The parameter like Iof f (off state leakage current), Ion(on state current), Vdsat( saturation voltage), Vth (threshold voltage), Ro (output resistance) and gm (trans-conductance) were in focus. A test chip comprising of four opamp circuits and implemented using different layout method(conventional, Half ring, Butterfly, ELT) . The test chip was fabricated in SCL's 180 nm process and total ionization dose(TID) tolerance testing up to 300K rad was done. The findings of the work as follows: half ring and butterfly layout styles perform at par with ELT in TID tolerance test. The bandwidth and slew rate metrics of opamp employing half ring and butterfly layout were better by 25% and offer better trade-off in terms of silicon area. The quiescent current in opamp circuit implemented with RHBD technique increases by 3% but 16% increment observed for opamp circuit implemented with conventional method for radiation dose of 300K rad. The presented work can provide insights to designers for selecting the RHBD techniques for rad hard application specific integrated circuit (ASIC) design for space/defense applications.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Minimum Area Layout of High Bandwidth Folded Cascode Operational Amplifier Using SCL 180nm CMOS Technology
    Rathore, Shraddha
    Darji, Anand D.
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [42] Low-Power Ferroelectric Random Access Memory Embedded in 180nm Analog Friendly CMOS Technology
    Udayakumar, K. R.
    San, T.
    Rodriguez, J.
    Chevacharoenkul, S.
    Frystak, D.
    Rodriguez-Latorre, J.
    Zhou, C.
    Ball, M.
    Ndai, P.
    Madan, S.
    McAdams, H.
    Summerfelt, S.
    Moise, T.
    2013 5TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2013, : 128 - 131
  • [43] A 8-bit DPWM-based Analog Bypass Circuit and System for LED Matrix Headlamp in High-Voltage 180-nm CMOS Technology
    Chae, Jonghyuk
    Jeong, Jaehun
    Park, Byeongha
    Burm, Jinwook
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 263 - 264
  • [44] SWITCHED-CAPACITOR FILTER DESIGN FOR ECG APPLICATION USING 180nm CMOS TECHNOLOGY
    Singh, Nitin
    Bansod, P. P.
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 439 - 443
  • [45] Performance Analysis Comparison of 4-2 Compressors in 180nm CMOS Technology
    Kumar, Manish
    Nath, Jonali
    INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
  • [46] Analog, parallel, sorting circuit for the application in Neural Gas learning algorithm implemented in the CMOS technology
    Talaska, Tomasz
    Dlugosz, Rafal
    APPLIED MATHEMATICS AND COMPUTATION, 2018, 319 : 218 - 235
  • [47] Reliability Analysis of Radiation Tolerant Low Voltage CCCII Circuit For Space Applications
    Pathak, Aruna
    Tiwari, Manoj Kumar
    Pandey, Neeta
    Paul, Sajal K.
    Rizvi, Saiyid Mohammad Irshad
    DEFENCE SCIENCE JOURNAL, 2022, 72 (06) : 854 - 863
  • [48] Implementation and comparative analysis of full-adders using 180 nm, 90 nm, and 45 nm technology in cadence
    Spoorthi S.P.
    Materials Today: Proceedings, 2023, 80 : 2198 - 2206
  • [49] Comparative Analysis of Various Adder Architectures on 28nm CMOS Technology
    Misra, Aishani
    Birla, Shilpi
    Singh, Neha
    PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM-2020), 2019, : 73 - 76
  • [50] COMPARATIVE ANALYSIS OF SENSE AMPLIFIERS FOR SRAM IN 65nm CMOS TECHNOLOGY
    Chandoke, Nidhi
    Chitkara, Neha
    Grover, Anuj
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,