Comparative analysis of radiation tolerant analog circuit layout in 180 nm CMOS technology for space application

被引:2
|
作者
Malik, Munish [1 ]
Prakash, Neelam R. [2 ]
Kumar, Ajay [1 ]
机构
[1] Semicond Lab Mohali, Punjab 160071, India
[2] PEC, Dept Elect & Commun, Chandigarh 160012, India
来源
MICROELECTRONICS JOURNAL | 2023年 / 131卷
关键词
ELT; Leakage; Layout; MOSFET; Rad hard; Radiation; TID; CHANNEL MOSFETS; DEVICES; RHBD;
D O I
10.1016/j.mejo.2022.105665
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work extend the application of radiation hard by design(RHBD) techniques to circuit level and review the effectiveness of these methods based on performance of analog domain circuit in radiation environment. A 3D TCAD tool was used in simulating the different layout styles of NMOS device. The parameter like Iof f (off state leakage current), Ion(on state current), Vdsat( saturation voltage), Vth (threshold voltage), Ro (output resistance) and gm (trans-conductance) were in focus. A test chip comprising of four opamp circuits and implemented using different layout method(conventional, Half ring, Butterfly, ELT) . The test chip was fabricated in SCL's 180 nm process and total ionization dose(TID) tolerance testing up to 300K rad was done. The findings of the work as follows: half ring and butterfly layout styles perform at par with ELT in TID tolerance test. The bandwidth and slew rate metrics of opamp employing half ring and butterfly layout were better by 25% and offer better trade-off in terms of silicon area. The quiescent current in opamp circuit implemented with RHBD technique increases by 3% but 16% increment observed for opamp circuit implemented with conventional method for radiation dose of 300K rad. The presented work can provide insights to designers for selecting the RHBD techniques for rad hard application specific integrated circuit (ASIC) design for space/defense applications.
引用
收藏
页数:9
相关论文
共 50 条
  • [1] ECG Analog Front-End in 180 nm CMOS Technology
    Udupa, Sharanya S.
    Sushma, P. S.
    Chaithra
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING, INSTRUMENTATION AND CONTROL TECHNOLOGIES (ICICICT), 2017, : 327 - 330
  • [2] Analogue multiplexer for neural application in 180 nm CMOS technology
    Zoladz, Miroslaw
    PRZEGLAD ELEKTROTECHNICZNY, 2010, 86 (11A): : 256 - 259
  • [3] Analogue Multiplexer for Neural Application in 180 nm CMOS Technology
    Zoladz, Miroslaw
    Grybos, Pawel
    Kachel, Maciej
    Kmon, Piotr
    Szczygiel, Robert
    MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 230 - 233
  • [4] Design and Implementation of Sample and Hold Circuit in 180nm CMOS Technology
    Prakruthi, T. G.
    Yellampalli, Siva
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 1148 - 1151
  • [5] MAPS sensor for radiation imaging designed in 180 nm SOI CMOS technology
    Havranek, M.
    Benka, T.
    Hejtmanek, M.
    Janoska, Z.
    Kafka, V.
    Kopecek, J.
    Kuklova, M.
    Marcisovska, M.
    Marcisovsky, M.
    Neue, G.
    Svihra, P.
    Tomasek, L.
    Vancura, P.
    Vrba, V.
    JOURNAL OF INSTRUMENTATION, 2018, 13
  • [6] Design of a Bandgap Reference Circuit with Trimming for Operation at Multiple Voltages and Tolerant to Radiation in 90nm CMOS Technology
    Vilella, E.
    Dieguez, A.
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 269 - 272
  • [7] Design of a bandgap reference circuit with trimming for operation at multiple voltages and tolerant to radiation in 90nm CMOS technology
    Systems Instrumentation and Communications, Dept. of Electronics, University of Barcelona , Barcelona, Spain
    Proc. - IEEE Annu. Symp. VLSI, ISVLSI, (269-272):
  • [8] Design and Reliability Analysis of Voltage Reference Circuit in 180 nm CMOS Process
    Takahashi, Yasuhiro
    Sato, Hisao
    Sekine, Toshikazu
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 251 - 254
  • [9] Radiation Hardened CMOS Programmable Bias Generator for Space Applications at 180nm
    Yadav, Ashutosh
    Bulusu, Anand
    Singh, Surinder
    Dasgupta, Sudeb
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 59 - 62
  • [10] Radiation Hardened 2Mbit SRAM in 180nm CMOS Technology
    Arbat, A.
    Calligaro, C.
    Roizin, Y.
    Nahmad, D.
    2012 IEEE FIRST AESS EUROPEAN CONFERENCE ON SATELLITE TELECOMMUNICATIONS (ESTEL), 2012,