Wafer Level Chip Scale Package Failure Mode Prediction using Finite Element Modeling

被引:1
|
作者
Dudash, Viktor [1 ]
Machani, Kashi Vishwanath [1 ]
Boehme, Bjoern [1 ]
Capecchi, Simone [1 ]
Ok, Jungtae [3 ]
Meier, Karsten [2 ]
Kuechenmeister, Frank [1 ]
Wieland, Marcel [1 ]
Bock, Karlheinz [2 ]
机构
[1] GlobalFoundries Dresden Module One LLC & Co KG, Dresden, Germany
[2] Tech Univ Dresden, Inst Elect Packaging Technol, Dresden, Germany
[3] GlobalFoundries Singapore Pte Ltd Korea, Seoul, South Korea
关键词
failure mode; finite element modeling; lead-free solder; plastic strain; WLCSP;
D O I
10.1109/IRPS48203.2023.10117636
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this study a Finite Element Model (FEM) was designed in order to predict the reliability behavior of 7x7 mm(2) Wafer Level Chip Scale Packages (WLCSP) during board level thermal cycling tests, considering different solder material models for SAC405 and SACQ interconnects. A significant difference in plastic strains within the package was observed for a variety of solder material models: Compared to SACQ interconnects an approximate 70% plastic strain increase in solder and a 35% plastic strain reduction in the polyimide passivation layer was observed for packages with SAC405 interconnects. Simulations were verified by experimental thermal cycling test data done at board level. During thermal cycling, packages showed different failure modes depending on the interconnect material used in the package. Also, SAC405 showed earlier failure. Maximum strain obtained from simulations was used as an indicator of potential failure locations for the solder alloy and polyimide layer. The proposed model setup enables precise simulation results, which are well aligned with the actual experimental findings on the behavior of WLCSP with SAC405 and SACQ interconnects.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Chip Package Interaction (CPI) risk assessment of 22FDX® Wafer Level Chip Scale Package (WLCSP) using 2D Finite Element Analysis modeling
    Machani, Kashi Vishwanath
    Kuechenmeister, Frank
    Breuer, Dirk
    Klewer, Christian
    Cho, Jae Kyu
    Young-Fisher, Kristina
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1100 - 1105
  • [2] Failure Mechanisms of Boards in a Thin Wafer Level Chip Scale Package
    Rajmane, Pavan
    Khan, Hassaan Ahmad
    Doiphode, Aniruddha
    Rahangdale, Unique
    Agonafer, Dereje
    Lohia, Alok
    Kummerl, Steven
    Nguyen, Luu
    PROCEEDINGS OF THE 2017 SIXTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS ITHERM 2017, 2017, : 1099 - 1105
  • [3] Modeling for Critical Design and Performance of Wafer Level Chip Scale Package
    Liu, Yong
    Qian, Qiuxiao
    Ring, Matt
    Kim, Jihwan
    Kinzer, Dan
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1174 - 1182
  • [4] Prediction of Electromigration Induced Voids and Time to Failure for Solder Joint of a Wafer Level Chip Scale Package
    Liu, Yong
    Zhang, Yuanxing
    Liang, Lihua
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2010, 33 (03): : 544 - 552
  • [5] MicroSMD - A wafer level chip scale package
    Kelkar, N
    Mathew, R
    Takiar, H
    Nguyen, L
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 227 - 232
  • [6] Sidewall Protection for a Wafer Level Chip Scale Package
    Sun, Peng
    Xu, Chen
    Liu, Jun
    Li, Zhaoqiang
    Cao, Liqiang
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 64 - 68
  • [7] Development of subtractive wafer level chip scale package
    不详
    NEC RESEARCH & DEVELOPMENT, 2001, 42 (02): : 251 - 251
  • [8] Understanding and Controlling Wafer Surface Contamination at Wafer Level Chip Scale Package
    Olalia, Wiljelm Carl K.
    Bongat, Kristine B.
    2017 JOINT INTERNATIONAL SYMPOSIUM ON E-MANUFACTURING AND DESIGN COLLABORATION (EMDC) & SEMICONDUCTOR MANUFACTURING (ISSM), 2017,
  • [9] Wafer Level Chip Scale Package Copper Pillar Probing
    Chen, Hao
    Lin, Hung-Chih
    Peng, Ching-Nen
    Wang, Min-Jer
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [10] Ultra thin hermetic wafer level, chip scale package
    Shiv, L.
    Heschel, M.
    Korth, H.
    Weichel, S.
    Hauffe, R.
    Kilian, A.
    Semak, B.
    Houlberg, M.
    Egginton, P.
    Hase, A.
    Kuhmann, J.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1122 - +