共 50 条
- [1] Chip Package Interaction (CPI) risk assessment of 22FDX® Wafer Level Chip Scale Package (WLCSP) using 2D Finite Element Analysis modeling 2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1100 - 1105
- [2] Failure Mechanisms of Boards in a Thin Wafer Level Chip Scale Package PROCEEDINGS OF THE 2017 SIXTEENTH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS ITHERM 2017, 2017, : 1099 - 1105
- [3] Modeling for Critical Design and Performance of Wafer Level Chip Scale Package 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1174 - 1182
- [4] Prediction of Electromigration Induced Voids and Time to Failure for Solder Joint of a Wafer Level Chip Scale Package IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2010, 33 (03): : 544 - 552
- [5] MicroSMD - A wafer level chip scale package IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 227 - 232
- [6] Sidewall Protection for a Wafer Level Chip Scale Package 2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 64 - 68
- [7] Development of subtractive wafer level chip scale package NEC RESEARCH & DEVELOPMENT, 2001, 42 (02): : 251 - 251
- [8] Understanding and Controlling Wafer Surface Contamination at Wafer Level Chip Scale Package 2017 JOINT INTERNATIONAL SYMPOSIUM ON E-MANUFACTURING AND DESIGN COLLABORATION (EMDC) & SEMICONDUCTOR MANUFACTURING (ISSM), 2017,
- [9] Wafer Level Chip Scale Package Copper Pillar Probing 2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
- [10] Ultra thin hermetic wafer level, chip scale package 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1122 - +