共 50 条
- [41] Chiplet-based System PSI Optimization for 2.5D/3D Advanced Packaging Implementation [J]. IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 12 - 17
- [42] Holistic and In-Context Design Flow for 2.5D Chiplet-Package Interaction Co-Optimization [J]. 2021 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2021,
- [43] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs [J]. 2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
- [44] Design Technology Co-optimization for N14 Metall Layer [J]. 2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
- [45] ADVANCED 3D DESIGN TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY [J]. 2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
- [46] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs [J]. DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
- [47] Design Technology Co-Optimization for Cold CMOS Benefits in Advanced Technologies [J]. 2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
- [48] Design-technology co-optimization for 2D electronics [J]. NATURE ELECTRONICS, 2023, 6 (11) : 803 - 804
- [49] Design-Technology Co-optimization for Cryogenic Tensor Processing Unit [J]. 2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 1 - 4
- [50] Design-Technology Co-Optimization for Reliability and Quality in Advanced Nodes [J]. DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION XV, 2021, 11614