System and Design Technology Co-optimization of Chiplet-based AI Accelerator with Machine Learning

被引:0
|
作者
Mishty, Kaniz [1 ]
Sadi, Mehdi [1 ]
机构
[1] Auburn Univ, Auburn, AL 36849 USA
基金
美国国家科学基金会;
关键词
Chiplet-based architectures; Deep Learning hardware; advanced packaging; 2.5D; 3D; PPA optimization; STCO;
D O I
10.1145/3583781.3590233
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With the availability of advanced packaging technology and its attractive features, the chiplet-based architecture has gained traction among chip designers. The large design space and the lack of system and package-level co-design methods make it difficult for the designers to create the optimum design choices. In this research, considering the colossal design space of advanced packaging technologies, resource allocation, and chiplet placement, we design an optimizer that looks for the design choices that maximize the Power, Performance, and Area (PPA) and minimize the cost of the chiplet-based AI accelerator. Inspired by the Bayesian approach for black-box function optimization, our optimizer guides the search space toward global maxima instead of randomly traversing through the search space. We analytically synthesize a dataset from the search space and train an ML model to predict the target value of our defined cost function at the optimizer-suggested points. The optimizer locates the optimum design choices from the specified search space (>= 1M data points) with minimal iterations (<= 200 iterations) and trivial run time.
引用
收藏
页码:697 / 702
页数:6
相关论文
共 50 条
  • [41] Chiplet-based System PSI Optimization for 2.5D/3D Advanced Packaging Implementation
    Hwang, Yoonjae
    Moon, Sungwook
    Nam, Seungki
    HoonAhn, Jeong
    [J]. IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 12 - 17
  • [42] Holistic and In-Context Design Flow for 2.5D Chiplet-Package Interaction Co-Optimization
    Kabir, Md Arafat
    Hung, Weishiun
    Ho, Tsung-Yi
    Peng, Yarui
    [J]. 2021 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2021,
  • [43] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs
    Yeap, Geoffrey
    [J]. 2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [44] Design Technology Co-optimization for N14 Metall Layer
    Duan, Yingli
    Su, Xiaojing
    Chen, Ying
    Su, Yajuan
    Wei, Yayi
    Shao, Feng
    Zhang, Recco
    Lei, Junjiang
    [J]. 2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [45] ADVANCED 3D DESIGN TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY
    Chen, Yu De
    Huang, Jacky
    Zhao, Dalong
    Yim, Daebin
    Ervin, Joseph
    [J]. 2019 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2019,
  • [46] Technology-Design-Manufacturing Co-optimization for Advanced Mobile SoCs
    Yang, Da
    Gan, Chock
    Chidambaram, P. R.
    Nallapadi, Giri
    Zhu, John
    Song, S. C.
    Xu, Jeff
    Yeap, Geoffrey
    [J]. DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY VIII, 2014, 9053
  • [47] Design Technology Co-Optimization for Cold CMOS Benefits in Advanced Technologies
    Chiang, Hung-Li
    Wu, Jui-Jen
    Chou, Chen-Han
    Hsiao, Yen-Fu
    Chen, Yi-Chun
    Liu, Leo
    Wang, Jer-Fu
    Chen, Tzu-Chiang
    Liao, Pei-Jun
    Cai, Jin
    Bao, Xinyu
    Cheng, Alan
    Chang, Meng-Fan
    [J]. 2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [48] Design-technology co-optimization for 2D electronics
    Zhu, Jiadi
    Palacios, Tomas
    [J]. NATURE ELECTRONICS, 2023, 6 (11) : 803 - 804
  • [49] Design-Technology Co-optimization for Cryogenic Tensor Processing Unit
    Kang, Dong Suk
    Yu, Shimeng
    [J]. 2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 1 - 4
  • [50] Design-Technology Co-Optimization for Reliability and Quality in Advanced Nodes
    Shroff, Mehul D.
    Loke, Alvin L. S.
    [J]. DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION XV, 2021, 11614