A Calibration-Free Digital-to-Time Converter for Phase Interpolation-Based Fractional-N PLLs

被引:1
|
作者
Liang, Weishuang [1 ,2 ]
Liu, Qi [1 ]
Gan, Yebing [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
关键词
phase interpolation; fractional-N divider; DTC; phase adjust; delta-sigma modulator; FREQUENCY-SYNTHESIZER; CLOCK GENERATOR; BANDWIDTH;
D O I
10.3390/electronics12040841
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a fractional frequency division phase-locked loop based on phase interpolation is proposed and implemented using the TSMC 0.11 mu m CMOS process. Compared with the conventional phase-locked loop, a digital time converter (DTC) module is added to this phase-locked loop, and the DTC module can reduce the fractional spurious by phase interpolation. The circuit and analysis method of this DTC module are given in this paper. Unlike the existing approaches, the proposed DTC is calibration-free, and the error introduced by it is only related to the DAC adopted in the DTC. In addition, the accuracy of the DTC is 8 bits. Finally, this paper verifies the proposed quantization noise reduction technique using a 0.11 mu m CMOS process. The proposed FNPLL achieves the overall power consumption of 20.3 mW, the noise of -117dBc/Hz@1 MHz and -138dBc/Hz@10 MHz, and the RMS jitter of 0.860ps. The area of the proposed FDIV is 60x245 mu m(2), and the power consumption is 1.356mW. The phase noise of the proposed FNPLL in the fractional division mode is just 2dB higher than that in the integer division mode.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] A Spur Elimination Technique for Phase Interpolation-Based Fractional-N PLLs
    Pamarti, Sudhakar
    Delshadpour, Siamak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1639 - 1647
  • [2] A Fractional-N Subsampling PLL based on a Digital-to-Time Converter
    Markulic, N.
    Raczkowski, K.
    Wambacq, P.
    Craninckx, J.
    2016 39TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2016, : 66 - 71
  • [3] A Novel LMS-Based Calibration Scheme for Fractional-N Digital PLLs
    Tuan Minh Vo
    Samori, Carlo
    Levantino, Salvatore
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [4] A Calibration-Free 800 MHz Fractional-N Digital PLL With Embedded TDC
    Chen, Mike Shuo-Wei
    Su, David
    Mehta, Srenik
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2819 - 2827
  • [5] A Calibration-Free Fractional-N Ring PLL Using Hybrid Phase/Current-Mode Phase Interpolation Method
    Nandwana, Romesh Kumar
    Anand, Tejasvi
    Saxena, Saurabh
    Kim, Seong-Joong
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Choi, Woo-Seok
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 882 - 895
  • [6] A low-power calibration-free fractional-N digital PLL with high linear phase interpolator
    Liu, Junhua (junhualiu@pku.edu.cn), 1600, Institute of Electrical and Electronics Engineers Inc., United States
  • [7] A Low-Power Calibration-Free Fractional-N Digital PLL with High Linear Phase Interpolator
    Yang, Fan
    Guo, Hangyan
    Wang, Runhua
    Zhang, Zherui
    Liu, Junhua
    Liao, Huailin
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 269 - 272
  • [8] A spur elimination technique for wideband fractional-N PLLs based on VCO phase interpolation
    Pamarti, Sudhakar
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 929 - 934
  • [9] A Calibration-Free Fractional-N Analog PLL With Negligible DSM Quantization Noise
    Murphy, David
    Yang, Dihang
    Darabi, Hooman
    Behzad, Arya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (09) : 2513 - 2525
  • [10] Analysis of Adaptive Predistortion in DTC-Based Digital Fractional-N PLLs
    Levantino, Salvatore
    Grimaldi, Luigi
    Samori, Carlo
    2016 12TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2016,