共 50 条
- [42] A 14nm Analog Sampling Fractional-N PLL with a Digital-to-Time Converter Range-Reduction Technique Achieving 80fs Integrated Jitter and 93fs at Near-Integer Channels 2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 444 - +
- [43] A 0.026mm2 5.3mW 32-to-2000MHz Digital Fractional-N Phase Locked-Loop Using a Phase-Interpolating Phase-to-Digital Converter 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 254 - +
- [45] A -104 dBc/Hz In-Band Phase Noise 3 GHz All Digital PLL with Phase Interpolation Based Hierarchical Time to Digital Converter IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (06): : 1008 - 1016
- [46] A 1.9-ps 8x Phase Interpolation TDC for Time-based Analog-to- Digital Converter with Capacitance Compensation Self-Calibration IEICE ELECTRONICS EXPRESS, 2023,
- [50] A 0.1-3GHz Cell-Based Fractional-N All Digital Phase-Locked Loop Using ΔΣ Noise-Shaped Phase Detector 2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,