A Calibration-Free Digital-to-Time Converter for Phase Interpolation-Based Fractional-N PLLs

被引:1
|
作者
Liang, Weishuang [1 ,2 ]
Liu, Qi [1 ]
Gan, Yebing [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
关键词
phase interpolation; fractional-N divider; DTC; phase adjust; delta-sigma modulator; FREQUENCY-SYNTHESIZER; CLOCK GENERATOR; BANDWIDTH;
D O I
10.3390/electronics12040841
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a fractional frequency division phase-locked loop based on phase interpolation is proposed and implemented using the TSMC 0.11 mu m CMOS process. Compared with the conventional phase-locked loop, a digital time converter (DTC) module is added to this phase-locked loop, and the DTC module can reduce the fractional spurious by phase interpolation. The circuit and analysis method of this DTC module are given in this paper. Unlike the existing approaches, the proposed DTC is calibration-free, and the error introduced by it is only related to the DAC adopted in the DTC. In addition, the accuracy of the DTC is 8 bits. Finally, this paper verifies the proposed quantization noise reduction technique using a 0.11 mu m CMOS process. The proposed FNPLL achieves the overall power consumption of 20.3 mW, the noise of -117dBc/Hz@1 MHz and -138dBc/Hz@10 MHz, and the RMS jitter of 0.860ps. The area of the proposed FDIV is 60x245 mu m(2), and the power consumption is 1.356mW. The phase noise of the proposed FNPLL in the fractional division mode is just 2dB higher than that in the integer division mode.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] A Fully Synthesizable Fractional-N Digital Phase-Locked Loop with a Calibrated Dual-Referenced Interpolating Time-to-Digital Converter to Compensate for Process-Voltage-Temperature Variations
    Kim, Seojin
    Kim, Youngsik
    Son, Hyunwoo
    Kim, Shinwoong
    ELECTRONICS, 2024, 13 (18)
  • [42] A 14nm Analog Sampling Fractional-N PLL with a Digital-to-Time Converter Range-Reduction Technique Achieving 80fs Integrated Jitter and 93fs at Near-Integer Channels
    Wu, Wanghua
    Yao, Chih-Wei
    Guo, Chengkai
    Chiang, Pei-Yuan
    Lau, Pak-Kim
    Chen, Lei
    Son, Sang Won
    Cho, Thomas Byunghak
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 444 - +
  • [43] A 0.026mm2 5.3mW 32-to-2000MHz Digital Fractional-N Phase Locked-Loop Using a Phase-Interpolating Phase-to-Digital Converter
    Jang, Tae-Kwang
    Nan, Xing
    Liu, Frank
    Shin, Jungeun
    Ryu, Hyungreal
    Kim, Jihyun
    Kim, Taeik
    Park, Jaejin
    Park, Hojin
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 254 - +
  • [44] A 5 GHz Fractional-N ADC-Based Digital Phase-Locked Loops With-243.8 dB FOM
    Chang, Wei-Sung
    Lee, Tai-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1845 - 1853
  • [45] A -104 dBc/Hz In-Band Phase Noise 3 GHz All Digital PLL with Phase Interpolation Based Hierarchical Time to Digital Converter
    Miyashita, Daisuke
    Kobayashi, Hiroyuki
    Deguchi, Jun
    Kousai, Shouhei
    Hamada, Mototsugu
    Fujimoto, Ryuichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (06): : 1008 - 1016
  • [46] A 1.9-ps 8x Phase Interpolation TDC for Time-based Analog-to- Digital Converter with Capacitance Compensation Self-Calibration
    Chen, Zhijie
    Zhang, Xiaoyu
    Ma, Yongkuo
    Liang, Xitong
    Du, Xinyu
    Wan, Peiyuan
    IEICE ELECTRONICS EXPRESS, 2023,
  • [47] A 72-fs-Total-Integrated-Jitter Two-Core Fractional-N Digital PLL With Digital Period Averaging Calibration on Frequency Quadrupler and True-in-Phase Combiner
    Buccoleri, Francesco
    Dartizio, Simone M. M.
    Tesolin, Francesco
    Avallone, Luca
    Santiccioli, Alessio
    Iesurum, Agata
    Steffan, Giovanni
    Cherniak, Dmytro
    Bertulessi, Luca
    Bevilacqua, Andrea
    Samori, Carlo
    Lacaita, Andrea L. L.
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (03) : 634 - 646
  • [48] A Low-Noise Wide-BW 3.6-GHz Digital ΔΣ Fractional-N Frequency Synthesizer With a Noise-Shaping Time-to-Digital Converter and Quantization Noise Cancellation
    Hsu, Chun-Ming
    Straayer, Matthew Z.
    Perrott, Michael H.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2776 - 2786
  • [49] A 1.6-to-3.0-GHz Fractional- ${N}$ MDLL With a Digital-to-Time Converter Range-Reduction Technique Achieving 397-fs Jitter at 2.5-mW Power
    Santiccioli, Alessio
    Mercandelli, Mario
    Lacaita, Andrea L.
    Samori, Carlo
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (11) : 3149 - 3160
  • [50] A 0.1-3GHz Cell-Based Fractional-N All Digital Phase-Locked Loop Using ΔΣ Noise-Shaped Phase Detector
    Liu, Yao-Chia
    Chen, Wei-Zen
    Chou, Mao-Hsuan
    Tsai, Tsung-Hsien
    Lee, Yen-Wei
    Yuan, Min-Shueh
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,