A Calibration-Free 800 MHz Fractional-N Digital PLL With Embedded TDC

被引:47
|
作者
Chen, Mike Shuo-Wei [1 ]
Su, David [1 ]
Mehta, Srenik [1 ]
机构
[1] Atheros Commun, San Jose, CA 95110 USA
关键词
ADPLL; calibration free; clock generation; digital PLL; embedded TDC; interpolation flip flop; mismatch filtering; phase locked loop; time to digital converter;
D O I
10.1109/JSSC.2010.2074950
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital PLL (DPLL) with a time-to-digital converter (TDC) embedded within a digitally controlled oscillator (DCO) has been implemented in 65 nm CMOS occupying an active area of 0.027 mm(2). The quantization step of the TDC naturally tracks the DCO period over corners, and therefore requires no calibration. By utilizing an interpolation flip flop, the timing resolution provided by DCO is further enhanced. The DPLL achieves fractional-N operation without a multi-modulus feedback divider, thereby avoiding its complexity and quantization noise. To improve the TDC linearity, a mismatch filtering technique that incorporates cross-coupled resistor network is proposed to achieve a DNL less than 0.04 LSB of the TDC quantization level. The prototype consumes 3.2 mW with an operation frequency ranging from 600 to 800 MHz. The measured DPLL output phase noise at 800 MHz frequency (after a divide-by-two) achieves -93 and -98 dBc/Hz at 1 kHz and 1 MHz offset, respectively.
引用
收藏
页码:2819 / 2827
页数:9
相关论文
共 50 条
  • [1] A Calibration-Free Fractional-N Analog PLL With Negligible DSM Quantization Noise
    Murphy, David
    Yang, Dihang
    Darabi, Hooman
    Behzad, Arya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (09) : 2513 - 2525
  • [2] A low-power calibration-free fractional-N digital PLL with high linear phase interpolator
    Liu, Junhua (junhualiu@pku.edu.cn), 1600, Institute of Electrical and Electronics Engineers Inc., United States
  • [3] A Low-Power Calibration-Free Fractional-N Digital PLL with High Linear Phase Interpolator
    Yang, Fan
    Guo, Hangyan
    Wang, Runhua
    Zhang, Zherui
    Liu, Junhua
    Liao, Huailin
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 269 - 272
  • [4] An 802.11 a/b/g/n Digital Fractional-N PLL with Automatic TDC Linearity Calibration for Spur Cancellation
    Liao, Dongyi
    Wang, Hechen
    Dai, Fa Foster
    Xu, Yang
    Berenguer, Roc
    2016 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2016, : 134 - 137
  • [5] An 802.11a/b/g/n Digital Fractional-N PLL With Automatic TDC Linearity Calibration for Spur Cancellation
    Liao, Dongyi
    Wang, Hechen
    Dai, Fa Foster
    Xu, Yang
    Berenguer, Roc
    Hermoso, Sara Munoz
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (05) : 1210 - 1220
  • [6] Embedded Vernier TDC with sub-nano second resolution using fractional-N PLL
    Bengtsson, Lars
    MEASUREMENT, 2017, 108 : 48 - 54
  • [7] A Reference-Sampling Based Calibration-Free Fractional-N PLL with a PI-Linked Sampling Clock Generator
    Han, Jae-Soub
    Eom, Tae-Hyeok
    Choi, Seong-Wook
    Seong, Kiho
    Yoon, Dong-Hyun
    Kim, Tony Tae-Hyong
    Baek, Kwang-Hyun
    Shim, Yong
    SENSORS, 2021, 21 (20)
  • [8] A 2 GHz fractional-N digital PLL with 1b noise shaping ΔΣ TDC
    Jee, Dong-Woo
    Seo, Young-Hun
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE Symposium on VLSI Circuits, Digest of Technical Papers, 2011, : 116 - 117
  • [9] A Calibration-Free Fractional-N Ring PLL Using Hybrid Phase/Current-Mode Phase Interpolation Method
    Nandwana, Romesh Kumar
    Anand, Tejasvi
    Saxena, Saurabh
    Kim, Seong-Joong
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Choi, Woo-Seok
    Elshazly, Amr
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 882 - 895
  • [10] A 2 GHz Fractional-N Digital PLL with 1b Noise Shaping ΔΣ TDC
    Jee, Dong-Woo
    Seo, Young-Hun
    Park, Hong-June
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) : 875 - 883