Parallel Functional Test : A case study to reduce test cost in large SOCs

被引:0
|
作者
Inamdar, Akshatha P. [1 ]
Shadab, Syed [1 ]
Chandrashekar, Karthik [1 ]
机构
[1] AMD India Pvt Ltd, Bengaluru, India
关键词
Concurrent testing; DFT; MBIST; PHY; PLL; Test Time Optimization; Time-to-market;
D O I
10.1109/ITCINDIA59034.2023.10235487
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In modern SOCs, test cost reduction has become a key goal. Test cost contributes to a good part of the die cost and all efforts to minimize the cost are critical to enable good product profit margins and eventually lead to the success of a product. The time taken by each functional test for each IP in the die will contribute to the overall test cost of the SOC. The SOCs contain many design modules integrated into them and testing each of these modules one by one is a tedious and time-consuming process. When we are testing an IP or a group of IPs in the SOC, the rest of the IPs in the chip are in an idle state. Testing all the IPs takes a very long time to cover a single chip, especially on large SOCs. In this paper, we propose a generic solution to reduce the overall test time and hence the test cost. The testing of modules is performed in a simultaneous manner so that at a given time, several IPs can be tested in parallel. We put forth two scenarios of test time optimization. First one being running Memory built-in self-test and Physical layer test in parallel. Second scenario is testing the PLLs across different IPs in a die at the same time. On doing so, in first scenario, we reduce the test time of a die by about 32.43% and about 56.2% using the second one. When this is applied on a large scale on multiple dies, we will be saving a significant amount of time and therefore, improving the cost of testing and profit margins of the product.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] A method of test case set generation in the commutativity test of reduce functions
    Mu, Xiangyu
    Liu, Lei
    Zhang, Peng
    Li, Jingyao
    Li, Hui
    SCIENCE OF COMPUTER PROGRAMMING, 2024, 231
  • [22] A novel Pattern Selection Algorithm to reduce the Test Cost of large Automotive Systems-on-Chip
    Iaria, G.
    Angione, F.
    Bernardi, P.
    Reorda, M. Sonza
    Appello, D.
    Garozzo, G.
    Tancorre, V.
    2022 23RD IEEE LATIN-AMERICAN TEST SYMPOSIUM (LATS 2022), 2022,
  • [23] A NEW PARALLEL TEST APPROACH FOR LARGE MEMORIES
    SRIDHAR, T
    IEEE DESIGN & TEST OF COMPUTERS, 1986, 3 (04): : 15 - 22
  • [24] Uniform strength test results reduce concrete cost
    Madderom, Frank W., 1600, (34):
  • [25] Automatic CoDec generation to reduce test engineering cost
    Sabiguero A.
    Baire A.
    Viho C.
    International Journal on Software Tools for Technology Transfer, 2008, 10 (4) : 337 - 346
  • [26] Minimizing Test Cases to Reduce the Cost of Regression Testing
    Mohapatra, Sudhir Kumar
    Prasad, Srinivas
    2014 INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2014, : 505 - 509
  • [27] Parallel test reduces cost of test more effectively than just a cheap tester
    Rivoir, J
    29TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2004, : 263 - 272
  • [28] Zero cost test point insertion technique to reduce test set size and test generation time for structured ASICs
    Sethuram, Rajamani
    Wang, Seongmoon
    Chakradhar, Srimat T.
    Bushnell, Michael L.
    PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 339 - +
  • [29] Chip test pattern reordering method using adaptive test to reduce cost for testing of ICs
    Song, Tai
    Liang, Huaguo
    Huang, Zhengfeng
    Ni, Tianming
    Sun, Ying
    IEICE ELECTRONICS EXPRESS, 2021, 18 (02):
  • [30] Chip test pattern reordering method using adaptive test to reduce cost for testing of ICs
    Song T.
    Liang H.
    Huang Z.
    Ni T.
    Sun Y.
    IEICE Electronics Express, 2021, 18 (02)