A 7-bit 3.8-GS/s 2-Way Time-Interleaved 4-bit/Cycle SAR ADC 16x Time-Domain Interpolation in 28-nm CMOS

被引:11
|
作者
Li, Dengquan [1 ]
Zhao, Xin [1 ]
Shen, Yi [1 ]
Liu, Shubin [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter (ADC); multibit/cycle SAR; voltage-to-time converter; time-domain interpolation; time-interleaved; time-to-digital converter; FLASH ADC; 2-STEP ADC; SNDR;
D O I
10.1109/TCSI.2023.3284898
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a high-speed time-domain (TD) 4-bit/cycle successive approximation register (SAR) analog-to-digital converter (ADC). After converting the voltage input to the time domain, the compact interpolation-based time-to-digital converter (TDC) resolves 4-bit in each SAR cycle with 16x linear TD interpolation. This scaling-friendly architecture reduces the number of capacitive digital-to-analog converters (CDACs) and voltage-to-time converters (VTCs) significantly, leading to low power, small area, low kickback noise, and small input loading. A cascade current-starved inverter based VTC is used in the second SAR conversion cycle, which improves voltage-to-time gain and ensures speed and linearity. Besides, to reduce the TD interpolation error and eliminate the short-circuit current, a novel phase interpolator is proposed. A two-way time-interleaved 7-bit 3.8-GS/s prototype ADC was fabricated in a 28-nm CMOS, occupying an active area of 0.01 mm(2). With a Nyquist input, the measured signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) are 39.9 and 50.8 dB, respectively. Consuming 7.5 mW at 1.0 V supply, the Walden figure of merit (FoM(w)) is 24.4 fJ/conversion-step.
引用
收藏
页码:3557 / 3566
页数:10
相关论文
共 49 条
  • [41] A 0.073-mm2 10-GS/s 6-bit Time-Domain Folding ADC in 65-nm CMOS with Inherent DEM
    Zhu, Shuang
    Xu, Benwei
    Wu, Bo
    Soppimath, Kiran
    Chiu, Yun
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [42] An 8GS/s Time-Interleaved SAR ADC with Unresolved Decision Detection Achieving-58dBFS Noise and 4GHz Bandwidth in 28nm CMOS
    Keane, John P.
    Guilar, Nathaniel J.
    Stepanovic, Dusan
    Wuppermann, Bernd
    Wu, Charles
    Tsang, Cheongyuen W.
    Neff, Robert
    Nishimura, Ken
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 284 - 284
  • [43] A 220-MS/s 9-Bit 2X Time-Interleaved SAR ADC With a 133-fF Input Capacitance and a FOM of 37 fJ/conv in 65-nm CMOS
    Palani, Rakesh Kumar
    Harjani, Ramesh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1053 - 1057
  • [44] A 5-GS/s 158.6-mW 9.4-ENOB Passive-Sampling Time-Interleaved Three-Stage Pipelined-SAR ADC With Analog-Digital Corrections in 28-nm CMOS
    Ramkaj, Athanasios T.
    Pena Ramos, Juan C.
    Pelgrom, Marcel J. M.
    Steyaert, Michiel S. J.
    Verhelst, Marian
    Tavernier, Filip
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (06) : 1553 - 1564
  • [45] A Low-Power 5 GS/s 6b Flash ADC with 2-Stage Multi-Bit Search and 2x Time-Domain Interpolation
    Feng, Yulang
    Deng, Hao
    Bikkina, Phaneendra
    Chen, Jinghong
    PROCEEDINGS OF THE 2020 IEEE TEXAS SYMPOSIUM ON WIRELESS AND MICROWAVE CIRCUITS AND SYSTEMS (WMCS), 2020,
  • [46] A 5-GS/s 6-Bit 15.07-mW Flash ADC With Partially Active Second-Stage Comparison and 2x Time-Domain Interpolation
    Feng, Yulang
    Deng, Hao
    Fan, Qingjun
    Tang, Yuxuan
    Bikkina, Phaneendra
    Mikkola, Esko
    Chen, Jinghong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (05) : 625 - 633
  • [47] 16.2 A 4x Interleaved 10GS/s 8b Time-Domain ADC with 16x Interpolation-Based Inter-Stage Gain Achieving >37.5dB SNDR at 18GHz Input
    Zhang, Minglei
    Zhu, Yan
    Chan, Chi-Hang
    Martins, Rui P.
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 252 - +
  • [48] A 65-nm CMOS 6-bit 2.5-GS/s 7.5-mW 8x Time-Domain Interpolating Flash ADC With Sequential Slope-Matching Offset Calibration
    Oh, Dong-Ryeol
    Kim, Jong-In
    Jo, Dong-Shin
    Kim, Woo-Cheol
    Chang, Dong-Jin
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 288 - 297
  • [49] A 21fJ/conv-step 9 ENOB 1.6GS/s 2x Time-Interleaved FATI SAR ADC with Background Offset and Timing-Skew Calibration in 45nm CMOS
    Sung, Ba-Ro-Saim
    Jo, Dong-Shin
    Jang, Il-Hoon
    Lee, Dong-Suk
    You, Yong-Sang
    Lee, Yong-Hee
    Park, Ho-Jin
    Ryu, Seung-Tak
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 464 - +