A 7-bit 3.8-GS/s 2-Way Time-Interleaved 4-bit/Cycle SAR ADC 16x Time-Domain Interpolation in 28-nm CMOS

被引:11
|
作者
Li, Dengquan [1 ]
Zhao, Xin [1 ]
Shen, Yi [1 ]
Liu, Shubin [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter (ADC); multibit/cycle SAR; voltage-to-time converter; time-domain interpolation; time-interleaved; time-to-digital converter; FLASH ADC; 2-STEP ADC; SNDR;
D O I
10.1109/TCSI.2023.3284898
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a high-speed time-domain (TD) 4-bit/cycle successive approximation register (SAR) analog-to-digital converter (ADC). After converting the voltage input to the time domain, the compact interpolation-based time-to-digital converter (TDC) resolves 4-bit in each SAR cycle with 16x linear TD interpolation. This scaling-friendly architecture reduces the number of capacitive digital-to-analog converters (CDACs) and voltage-to-time converters (VTCs) significantly, leading to low power, small area, low kickback noise, and small input loading. A cascade current-starved inverter based VTC is used in the second SAR conversion cycle, which improves voltage-to-time gain and ensures speed and linearity. Besides, to reduce the TD interpolation error and eliminate the short-circuit current, a novel phase interpolator is proposed. A two-way time-interleaved 7-bit 3.8-GS/s prototype ADC was fabricated in a 28-nm CMOS, occupying an active area of 0.01 mm(2). With a Nyquist input, the measured signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) are 39.9 and 50.8 dB, respectively. Consuming 7.5 mW at 1.0 V supply, the Walden figure of merit (FoM(w)) is 24.4 fJ/conversion-step.
引用
收藏
页码:3557 / 3566
页数:10
相关论文
共 49 条
  • [31] A 3-mW 12b 160-MS/s 2-Way Time-Interleaved Subrange SAR ADC in 65-nm CMOS
    Chung, Yung-Hui
    Rih, Wei-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (04) : 645 - 649
  • [32] A 89fJ-FOM 6-bit 3.4GS/s Flash ADC with 4x Time-Domain Interpolation
    Liu, Jianwei
    Chan, Chi-Hang
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, Rui Paulo
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 225 - 228
  • [33] A 1.2 V 2.64 GS/s 8 bit 39 mW Skew-Tolerant Time-interleaved SAR ADC in 40 nm Digital LP CMOS for 60 GHz WLAN
    Kundu, Sandipan
    Alpman, Erkan
    Lu, Julia Hsin-Lin
    Lakdawala, Hasnain
    Paramesh, Jeyanandh
    Jung, Byunghoo
    Zur, Sarit
    Gordon, Eshel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (08) : 1929 - 1939
  • [34] A 4-GS/s 11.3-mW 7-bit Time-Based ADC With Folding Voltage-to-Time Converter and Pipelined TDC in 65-nm CMOS
    Yi, Il-Min
    Miura, Naoki
    Nosaka, Hideyuki
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (02) : 465 - 475
  • [35] A 0.004-mm2 3.65-mW 7-Bit 2-GS/s Single-Channel GRO-Based Time-Domain ADC Incorporating Dead-Zone Elimination and On-Chip Folding-Offset Calibration in 28-nm CMOS
    Zhang, Chenghao
    Wei, Jiangbo
    Chen, Yong
    Liu, Maliang
    Yang, Yintang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (11) : 3179 - 3193
  • [36] A 0.19 mm2 10 b 2.3 GS/s 12-Way Time-Interleaved Pipelined-SAR ADC in 65-nm CMOS
    Zhu, Yan
    Chan, Chi-Hang
    Zheng, Zi-Hao
    Li, Cheng
    Zhong, Jian-Yu
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) : 3606 - 3616
  • [37] A Generated 7GS/s 8b Time-Interleaved SAR. ADC with 38.2dB SNDR at Nyquist in 16nm CMOS FinFET
    Han, Jaeduk
    Chang, Eric
    Bailey, Stevo
    Wang, Zhongkai
    Bae, Woorham
    Wang, Angie
    Narevsky, Nathan
    Whitcombe, Amy
    Lu, Pengpeng
    Nikolic, Borivoje
    Alon, Elad
    2019 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2019,
  • [38] A 1.2 V 2.64 GS/s 8bit 39 mW Skew-Tolerant Time-interleaved SAR ADC in 40 nm Digital LP CMOS for 60 GHz WLAN
    Kundu, Sandipan
    Lu, Julia H.
    Alpman, Erkan
    Lakdawala, Hasnain
    Paramesh, Jeyanandh
    Jung, Byunghoo
    Zur, Sarit
    Gordon, Eshel
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [39] A 6-bit 10-GS/s 63-mW 4x TI Time-Domain Interpolating Flash ADC in 65-nm CMOS
    Oh, Dong-Ryeol
    Kim, Jong-In
    Seo, Min-Jae
    Kim, Jin-Gwang
    Ryu, Seung-Tak
    ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC), 2015, : 323 - 326
  • [40] A 0.6-V 4-MS/s Asynchronous SAR ADC With 2-Bit Conversion/Cycle Time-Domain Comparator
    Lee, Sang-Hun
    Lee, Won-Young
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (11) : 4648 - 4652