A 7-bit 3.8-GS/s 2-Way Time-Interleaved 4-bit/Cycle SAR ADC 16x Time-Domain Interpolation in 28-nm CMOS

被引:11
|
作者
Li, Dengquan [1 ]
Zhao, Xin [1 ]
Shen, Yi [1 ]
Liu, Shubin [1 ]
Zhu, Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Analog Integrated Circuits & Syst, Minist Educ, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
Analog-to-digital converter (ADC); multibit/cycle SAR; voltage-to-time converter; time-domain interpolation; time-interleaved; time-to-digital converter; FLASH ADC; 2-STEP ADC; SNDR;
D O I
10.1109/TCSI.2023.3284898
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a high-speed time-domain (TD) 4-bit/cycle successive approximation register (SAR) analog-to-digital converter (ADC). After converting the voltage input to the time domain, the compact interpolation-based time-to-digital converter (TDC) resolves 4-bit in each SAR cycle with 16x linear TD interpolation. This scaling-friendly architecture reduces the number of capacitive digital-to-analog converters (CDACs) and voltage-to-time converters (VTCs) significantly, leading to low power, small area, low kickback noise, and small input loading. A cascade current-starved inverter based VTC is used in the second SAR conversion cycle, which improves voltage-to-time gain and ensures speed and linearity. Besides, to reduce the TD interpolation error and eliminate the short-circuit current, a novel phase interpolator is proposed. A two-way time-interleaved 7-bit 3.8-GS/s prototype ADC was fabricated in a 28-nm CMOS, occupying an active area of 0.01 mm(2). With a Nyquist input, the measured signal-to-noise and distortion ratio (SNDR) and spurious-free dynamic range (SFDR) are 39.9 and 50.8 dB, respectively. Consuming 7.5 mW at 1.0 V supply, the Walden figure of merit (FoM(w)) is 24.4 fJ/conversion-step.
引用
收藏
页码:3557 / 3566
页数:10
相关论文
共 49 条
  • [21] A 1.5GS/s 6bit 2bit/Step Asynchronous Time Interleaved SAR ADC in 65nm CMOS
    Wang, Zhaorui
    Chen, Yong
    Qian, He
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 121 - 125
  • [22] A 1.8 V 3 GS/s 7-bit time-interleaved Quasi C-2C SAR ADC using voltage-comparator time-information
    Nasiri, Hamed
    Nabavi, Abdolreza
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 83 : 138 - 149
  • [23] A 40-mW 7-bit 2.2-GS/s Time-Interleaved Subranging CMOS ADC for Low-Power Gigabit Wireless Communications
    Ku, I-Ning
    Xu, Zhiwei
    Kuan, Yen-Cheng
    Wang, Yen-Hsiang
    Chang, Mau-Chung Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (08) : 1854 - 1865
  • [24] A 40-mW 7-bit 2.2-GS/s Time-Interleaved Subranging ADC for Low-Power Gigabit Wireless Communications in 65-nm CMOS
    Ku, I-Ning
    Xu, Zhiwei
    Kuan, Yen-Cheng
    Wang, Yen-Hsiang
    Chang, Mau-Chung Frank
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [25] A 6b 48-GS/s Asynchronous 2b/cycle Time Interleaved ADC in 28-nm CMOS
    Choi, Hong-Seok
    Roh, Seungha
    Lee, Sanghee
    Park, Jung-Hoon
    Lee, Kwanghoon
    Hwang, Youngha
    Jeong, Deog-Kyoon
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 127 - 128
  • [26] A 7-GS/s 5-Bit Continuous-Time Pipelined Binary-Search Flash ADC in 28-nm CMOS
    Mohammadi, Danial
    Ismai, M. Wagih
    Saha, Rudraneil
    Shibata, Hajime
    Li, Zhao
    Carusone, A. Chan
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 366 - 369
  • [27] An 8-Bit 10-GS/s 16x Interpolation-Based Time-Domain ADC With <1.5-ps Uncalibrated Quantization Steps
    Zhang, Minglei
    Zhu, Yan
    Chan, Chi-Hang
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3225 - 3235
  • [28] A 25-GS/s 6-bit time-interleaved SAR ADC with design-for-test memory in 40-nm low-leakage CMOS
    Zhao, Long
    Li, Bao
    Cheng, Yuhua
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (06) : 829 - 845
  • [29] A 2x Time-Interleaved 28-GS/s 8-Bit 0.03-mm2 Switched-Capacitor DAC in 16-nm FinFET CMOS
    Caragiulo, Pietro
    Mattia, Oscar Elisio
    Arbabian, Amin
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (08) : 2335 - 2346
  • [30] A 2-GS/s 8-bit Non-Interleaved Time-Domain Flash ADC Based on Remainder Number System in 65-nm CMOS
    Zhu, Shuang
    Wu, Bo
    Cai, Yongda
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (04) : 1172 - 1183