Efficient Test Chip Design via Smart Computation

被引:0
|
作者
Fang, Chenlei [1 ]
Huang, Qicheng [1 ]
Liu, Zeye [1 ]
Ding, Ruizhou [1 ]
Blanton, Ronald D. [1 ]
机构
[1] Carnegie Mellon Univ, 5000 Forbes Ave, Pittsburgh, PA 15213 USA
关键词
Random forest; integer programming; test chip design;
D O I
10.1145/3558393
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Competitive strength in semiconductor field depends on yield. The challenges associated with designing and manufacturing of leading-edge integrated circuits (ICs) have increased that reduce yield. Test chips, especially full-flow logic test chips, are increasingly employed to investigate the complex interaction between layout features and the process that improves the total process quality before and during initial mass production. However, designing a high-quality full-flow logic test chip can be time-consuming due to the huge design space and complex process to search for optimal result. This work describes a new design flow that significantly accelerates the logic test chip design process. First, we deploy random forest classification technique to predict potential synthesis outcome for test chip design exploration. Next, a new method is described to efficiently solve the integer programming problem involved in the design process. Various experiments with industrial design have demonstrated that the proposed two methods greatly improve the design efficiency.
引用
收藏
页数:31
相关论文
共 50 条
  • [31] Design and test of a ME chip based on FPGAs
    苏贵轩
    季振洲
    曲云波
    Journal of Harbin Institute of Technology, 2000, (04) : 21 - 24
  • [32] Integrated Procedure Automating Test Chip Layout, Place and Route, and Test Plan Development for Efficient Parametric Device and Process Design
    Gabrys, Ann
    Greig, Wendy
    West, Andrew J.
    Lindorfer, Philipp
    French, William
    Mondal, Samrat
    Patra, Devjyoti
    Goswami, Kalyan
    Sural, Shamik
    Crandle, Timothy
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2009, 22 (01) : 110 - 118
  • [33] An efficient test pattern generation scheme for an on chip BIST
    Varaprasad, BKSVL
    Patnaik, LM
    Jamadagni, HS
    Agrawal, VK
    VLSI DESIGN, 2001, 12 (04) : 551 - 562
  • [34] Reliable and efficient system-on-chip design
    Shanbhag, NR
    COMPUTER, 2004, 37 (03) : 42 - +
  • [35] Design of Efficient NOC Router for Chip Multiprocessor
    Kiran
    Solanki, Kamna
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 853 - 856
  • [36] Numerical Computation for Control System Design Using Smart Devices
    Hashimoto, Hiromasa
    Koga, Masanobu
    2017 INTERNATIONAL AUTOMATIC CONTROL CONFERENCE (CACS), 2017,
  • [37] Design of glucose control via symbolic computation
    Benyó, Z
    Paláncz, B
    Juhász, C
    Várady, P
    PROCEEDINGS OF THE 20TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOL 20, PTS 1-6: BIOMEDICAL ENGINEERING TOWARDS THE YEAR 2000 AND BEYOND, 1998, 20 : 3116 - 3119
  • [38] Efficient computation of recurrence quantification analysis via microstates
    Froguel, Lucas Belasque
    Prado, Thiago de Lima
    Corso, Gilberto
    Lima, Gustavo Zampier dos Santos
    Lopes, Sergio Roberto
    APPLIED MATHEMATICS AND COMPUTATION, 2022, 428
  • [39] Efficient Computation of Optimal Auctions via Reduced Forms
    Alaei, Saeed
    Fu, Hu
    Haghpanah, Nima
    Hartline, Jason
    Malekian, Azarakhsh
    MATHEMATICS OF OPERATIONS RESEARCH, 2019, 44 (03) : 1058 - 1086
  • [40] Efficient computation of bifurcation diagrams via adaptive ROMs
    Terragni, F.
    Vega, J. M.
    FLUID DYNAMICS RESEARCH, 2014, 46 (04)