Efficient Test Chip Design via Smart Computation

被引:0
|
作者
Fang, Chenlei [1 ]
Huang, Qicheng [1 ]
Liu, Zeye [1 ]
Ding, Ruizhou [1 ]
Blanton, Ronald D. [1 ]
机构
[1] Carnegie Mellon Univ, 5000 Forbes Ave, Pittsburgh, PA 15213 USA
关键词
Random forest; integer programming; test chip design;
D O I
10.1145/3558393
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Competitive strength in semiconductor field depends on yield. The challenges associated with designing and manufacturing of leading-edge integrated circuits (ICs) have increased that reduce yield. Test chips, especially full-flow logic test chips, are increasingly employed to investigate the complex interaction between layout features and the process that improves the total process quality before and during initial mass production. However, designing a high-quality full-flow logic test chip can be time-consuming due to the huge design space and complex process to search for optimal result. This work describes a new design flow that significantly accelerates the logic test chip design process. First, we deploy random forest classification technique to predict potential synthesis outcome for test chip design exploration. Next, a new method is described to efficiently solve the integer programming problem involved in the design process. Various experiments with industrial design have demonstrated that the proposed two methods greatly improve the design efficiency.
引用
收藏
页数:31
相关论文
共 50 条
  • [21] Addressable test-chip compiler for test chip design automation and transistor/yield characterization
    Pan, Weiwei
    Ouyang, Xu
    Zheng, Yongjun
    Liu, Yongli
    Shi, Zheng
    Yan, Xiaolang
    2013 E-MANUFACTURING & DESIGN COLLABORATION SYMPOSIUM (EMDC), 2013,
  • [22] Efficient BIST TPG design and test set compaction via input reduction
    Chen, CA
    Gupta, SK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (08) : 692 - 705
  • [23] A Simplified Design Approach for Efficient Computation of DCT
    Muchahary, Deboraj
    Mondal, Abir J.
    Parmar, Rajesh Singh
    Borah, Amlan Deep
    Majumder, Alak
    2015 FIFTH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT2015), 2015, : 483 - 487
  • [24] Efficient simplex computation for fixture layout design
    Zheng, Y.
    Lin, M. C.
    Manocha, D.
    COMPUTER-AIDED DESIGN, 2011, 43 (10) : 1307 - 1318
  • [25] EFFICIENT HARDWARE MULTIPLIER DESIGN FOR PAIRING COMPUTATION
    Massoud, Chiraz
    Sghaier, Anissa
    Zeghid, Medien
    Machhout, Mohssen
    2015 16TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2015, : 117 - 120
  • [26] A MODULARIZED THERMAL TEST CHIP DESIGN AND VERIFICATION
    Sun, Jianjun
    Wang, Deping
    Zhou, Shiying
    Yan, Bin
    Xie, Yelei
    Pang, Jian
    Li, Guangyao
    Ouyang, Keqing
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [27] Design and test of the CMS pixel readout chip
    Barbero, M
    Bertl, W
    Dietrich, G
    Dorokhov, A
    Erdmann, W
    Gabathuler, K
    Heising, S
    Hörmann, C
    Horisberger, R
    Kästli, HC
    Kotlinski, D
    Meier, B
    Weber, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2004, 517 (1-3): : 349 - 359
  • [28] LNA design for on-chip RIF test
    Ramzan, Rashad
    Zou, Lei
    Dibrowski, Jerzy
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4236 - +
  • [29] Thermal test chip design and performance considerations
    Siegal, Bernie
    Galloway, Jesse
    TWENTY FOURTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2008, 2008, : 60 - 63
  • [30] Design of GLFSR Based Test Processor Chip
    Kabir, Mohammod Akbar
    Ali, Liakot
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 234 - 237