Efficient Test Chip Design via Smart Computation

被引:0
|
作者
Fang, Chenlei [1 ]
Huang, Qicheng [1 ]
Liu, Zeye [1 ]
Ding, Ruizhou [1 ]
Blanton, Ronald D. [1 ]
机构
[1] Carnegie Mellon Univ, 5000 Forbes Ave, Pittsburgh, PA 15213 USA
关键词
Random forest; integer programming; test chip design;
D O I
10.1145/3558393
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Competitive strength in semiconductor field depends on yield. The challenges associated with designing and manufacturing of leading-edge integrated circuits (ICs) have increased that reduce yield. Test chips, especially full-flow logic test chips, are increasingly employed to investigate the complex interaction between layout features and the process that improves the total process quality before and during initial mass production. However, designing a high-quality full-flow logic test chip can be time-consuming due to the huge design space and complex process to search for optimal result. This work describes a new design flow that significantly accelerates the logic test chip design process. First, we deploy random forest classification technique to predict potential synthesis outcome for test chip design exploration. Next, a new method is described to efficiently solve the integer programming problem involved in the design process. Various experiments with industrial design have demonstrated that the proposed two methods greatly improve the design efficiency.
引用
收藏
页数:31
相关论文
共 50 条
  • [1] IPSA: Integer Programming via Sparse Approximation for Efficient Test-chip Design
    Huang, Qicheng
    Fang, Chenlei
    Liu, Zeye
    Ding, Ruizhou
    Blanton, R. D.
    2019 IEEE 37TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2019), 2019, : 11 - 19
  • [2] Efficient Design-for-Test Approach for Networks-on-Chip
    Wang, Junshi
    Ebrahimi, Masoumeh
    Huang, Letian
    Xie, Xuan
    Li, Qiang
    Li, Guangjun
    Jantsch, Axel
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (02) : 198 - 213
  • [3] Improving Test Chip Design Efficiency via Machine Learning
    Liu, Zeye
    Huang, Qicheng
    Fang, Chenlei
    Blanton, R. D.
    2019 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2019,
  • [4] Design and test on chip for EMC
    Vargas, Fabian
    IEEE DESIGN & TEST OF COMPUTERS, 2006, 23 (06): : 502 - 503
  • [5] Design and Test of an SRAM Chip
    Liu, Wenbin
    Wang, Jinhui
    Hou, Ligang
    Yang, Hongyan
    Kang, Jianbo
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [6] Design of a Test Processor for Asynchronous Chip Test
    Zeidler, Steffen
    Wolf, Christoph
    Krstic, Milos
    Vater, Frank
    Kraemer, Rolf
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 244 - 250
  • [7] Metamaterials design via and for computation
    不详
    NATURE COMPUTATIONAL SCIENCE, 2024, 4 (08): : 543 - 544
  • [8] Efficient computation in groups via compression
    Lohrey, Markus
    Schleimer, Saul
    COMPUTER SCIENCE - THEORY AND APPLICATIONS, 2007, 4649 : 249 - +
  • [9] A smart microrobot on chip: Design, identification, and control
    Ferreira, A
    Agnus, J
    Chaillet, N
    Breguet, JM
    IEEE-ASME TRANSACTIONS ON MECHATRONICS, 2004, 9 (03) : 508 - 519
  • [10] A smart microrobot on chip: Design, identification and modeling
    Agnus, J
    Breguet, JM
    Chaillet, N
    Cois, O
    De Lit, P
    Ferreira, A
    Melchior, P
    Pellet, C
    Sabatier, J
    PROCEEDINGS OF THE 2003 IEEE/ASME INTERNATIONAL CONFERENCE ON ADVANCED INTELLIGENT MECHATRONICS (AIM 2003), VOLS 1 AND 2, 2003, : 685 - 690