Simulation of a Recessed Channel Ferroelectric-Gate Field-Effect Transistor with a Dual Ferroelectric Gate Stack for Memory Application

被引:1
|
作者
Chen, Simin [1 ]
Ahn, Dae-Hwan [2 ]
An, Seong Ui [1 ]
Kim, Younghyun [1 ]
机构
[1] Hanyang Univ, Dept Photon & Nanoelect, BK21 FOUR ERICA, ACE Ctr, Ansan 15588, South Korea
[2] Korea Inst Sci & Technol KIST, Ctr Opto Elect Mat & Devices, Seoul 02792, South Korea
关键词
FeFET; MFMFMIS; ferroelectric recessed channel;
D O I
10.1109/EDTM55494.2023.10103116
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Over the years, there has been much research on ferroelectric field-effect transistors (FeFETs) for memory applications. In this work, we propose a novel recessed channel FeFET with gate metalferroelectric (FE)-metal-FE-metal-SiO2 interlayer (IL)-silicon (MFMFMIS) gate stack, which is named a dual ferroelectric recessed channel FeFET (DFRFeFET) aimed to increase the memory window (MW) for high-performance memory applications. With calibrated FE parameters and device models in technology computer-aided design (TCAD) simulation, we found that the DF-RFeFET can have a large MW of 3.2 V. In addition, guidelines for the DF-RFeFET design are provided in terms of the thickness ratio of the inner and outer FE layers to maximize the MW.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Gate voltage reduction of a ferroelectric gate field-effect transistor memory with an intermediate electrode on data-reading
    Horita, Susumu
    Khoa, Tran Dang
    [J]. Japanese Journal of Applied Physics, Part 2: Letters, 2003, 42 (4 A):
  • [42] Effect of Scandium Insertion Into the Gate-Stack of Ferroelectric Field-Effect Transistors
    Kim, Bong Ho
    Kuk, Song-Hyeon
    Kim, Seong Kwang
    Kim, Joon Pyo
    Suh, Yoon-Je
    Jeong, Jaeyong
    Geum, Dae-Myeong
    Baek, Seung-Hyub
    Kim, Sang Hyeon
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (04) : 1996 - 2000
  • [43] Recent Progress of Ferroelectric-Gate Field-Effect Transistors and Applications to Nonvolatile Logic and FeNAND Flash Memory
    Sakai, Shigeki
    Takahashi, Mitsue
    [J]. MATERIALS, 2010, 3 (11): : 4950 - 4964
  • [44] Reduction of Hysteresis in Organic Field-Effect Transistor by Ferroelectric Gate Dielectric
    Chen, Xiangyu
    Ou-Yang, Wei
    Weis, Martin
    Taguchi, Dai
    Manaka, Takaaki
    Iwamotoy, Mitsumasa
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (02)
  • [45] Investigation on Tunneling-based Ternary CMOS with Ferroelectric-Gate Field Effect Transistor Using TCAD Simulation
    Lee, Kitae
    Kim, Sihyun
    Kwon, Daewoong
    Park, Byung-Gook
    [J]. APPLIED SCIENCES-BASEL, 2020, 10 (14):
  • [46] Fabrication and characterization of sub-0.6-μm ferroelectric-gate field-effect transistors
    Hai, Le Van
    Takahashi, Mitsue
    Sakai, Shigeki
    [J]. SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (11)
  • [47] Ferroelectric-Metal Field-Effect Transistor With Recessed Channel for 1T-DRAM Application
    Lee, Kitae
    Kim, Sihyun
    Lee, Jong-Ho
    Park, Byung-Gook
    Kwon, Daewoong
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 13 - 18
  • [48] Battery-less shock-recording device consisting of a piezoelectric sensor and a ferroelectric-gate field-effect transistor
    Ueda, Michihito
    Kaneko, Yukihiro
    Nishitani, Yu
    Omote, Atsushi
    [J]. SENSORS AND ACTUATORS A-PHYSICAL, 2015, 232 : 75 - 83
  • [49] Device Modeling of ferroelectric memory field-effect transistor for the application of ferroelectric random access memory
    Lue, HT
    Wu, CJ
    Tseng, TY
    [J]. IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2003, 50 (01) : 5 - 14
  • [50] Ferroelectric-Gate Field Effect Transistor Memories Device Physics and Applications Second Edition Preface
    Park, Byung-Eun
    Ishiwara, Hiroshi
    Okuyama, Masanori
    Sakai, Shigeki
    Yoon, Sung-Min
    [J]. FERROELECTRIC-GATE FIELD EFFECT TRANSISTOR MEMORIES: DEVICE PHYSICS AND APPLICATIONS, 2ND EDITION, 2020, 131 : V - VII