clocks;
integrated circuits;
digital integrated circuits;
D O I:
10.1049/ell2.12837
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
This paper proposes a digital delay locked loop (DLL) with a monotonic delay line (DL). This DLL adopts the calibration mode to reduce the non-monotonic effects for the coarse-tuning delay line (CTDL) and the fine-tuning delay line (FTDL). The calibration mode detects the delay time of the delay unit, the timing resolution of CTDL, to adjust the delay range of the FTDL. Thus, the calibration mode can limit the overlap range of the delay time between the CTDL and the FTDL. The proposed DLL was implemented using a 0.18-mu m CMOS process, and the RMS and the peak-to-peak jitters of the DLL were 0.21% and 1.72%, respectively, at 560 MHz.
机构:
Ger. Aerosp. Research Establishment
Inst. for Communications Technology, Ger. Aerosp. Research Establishment, OberpfaffenhofenGer. Aerosp. Research Establishment
机构:
Chinese Acad Sci, Inst Elect, Beijing 100190, Peoples R China
Chinese Acad Sci, Grad Univ, Beijing 100190, Peoples R ChinaChinese Acad Sci, Inst Elect, Beijing 100190, Peoples R China
Chen Zhujia
Yang Haigang
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Elect, Beijing 100190, Peoples R ChinaChinese Acad Sci, Inst Elect, Beijing 100190, Peoples R China
Yang Haigang
Liu Fei
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Elect, Beijing 100190, Peoples R ChinaChinese Acad Sci, Inst Elect, Beijing 100190, Peoples R China
Liu Fei
Wang Yu
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Elect, Beijing 100190, Peoples R China
Chinese Acad Sci, Grad Univ, Beijing 100190, Peoples R ChinaChinese Acad Sci, Inst Elect, Beijing 100190, Peoples R China