FDM: Fused Double-Multiply Design for Low-Latency and Area- and Power-Efficient Implementation

被引:1
|
作者
Wang, Yu [1 ]
Liang, Xingcheng [2 ]
Niu, Shuai [2 ]
Zhang, Chi [2 ]
Lyu, Fei [2 ]
Luo, Yuanyong [3 ]
机构
[1] Nanjing Xiaozhuang Univ, Sch Elect Engn, Nanjing 211171, Peoples R China
[2] Jinling Inst Technol, Sch Elect & Informat Engn, Nanjing 211169, Peoples R China
[3] Huawei Corp, Linx Lab, Dept Turing Architecture Design, HiSilicon, Shenzhen 518129, Peoples R China
基金
中国国家自然科学基金;
关键词
Fused double-multiply (FDM); modified Booth (MB) encoding; fused add'multiply (FAM) technique; BOOTH MULTIPLIER; REDUNDANT;
D O I
10.1109/TCSII.2023.3307676
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The double-multiply (DM) operation (x x y x z) is frequently used in computing. The traditional design based on two serial multipliers (without fusion) leads to significant area requirements and critical path delays of the circuit. In this brief, we propose a fused double-multiply (FDM) design for low-latency and area-and power-efficient implementation. In the first multiplication operation, the modified Booth (MB) encodings of the carry (C) and sum (S) are generated separately instead of being added to each other directly. After the partial products are compressed to C and S by the carry-skip adder (CSA), (C+S) xz is calculated via the fused add-multiply (FAM) technique. Synthesized results show that the proposed hardware achieves an 11.54% reduction in the minimum delay compared with the traditional design. In addition, our design saves 17.40% area and 26.86% power compared to the traditional design when achieving the same delay.
引用
收藏
页码:450 / 454
页数:5
相关论文
共 32 条
  • [21] ASC-FFT: Area-Efficient Low-Latency FFT Design Based on Asynchronous Stochastic Computing
    Gonzalez-Guerrero, Patricia
    Guo, Xinfei
    Stan, Mircea R.
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 117 - 120
  • [22] Design and Implementation of Low Power and Area Efficient Architecture for High Performance ALU
    Penchalaiah, Usthulamuri
    Kumar, V. G. Siva
    PARALLEL PROCESSING LETTERS, 2022, 32 (01N02)
  • [23] VLSI Architectures and Hardware Implementation of Ultra Low-Latency and Area-Efficient Pietra-Ricci Index Detector for Spectrum Sensing
    Pereira, Elivander Judas Tadeu
    Guimaraes, Dayan Adionel
    Shrestha, Rahul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2348 - 2361
  • [24] Design and Implementation of the Reconfigurable Area and Power-Efficient Steganography for Medical Information's in MIMO-OFDM Channel Coding
    Lakshmi, C.
    Jayarin, P. Jesu
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 124 (03) : 2271 - 2298
  • [25] Design and Implementation of the Reconfigurable Area and Power-Efficient Steganography for Medical Information’s in MIMO-OFDM Channel Coding
    C. Lakshmi
    P. Jesu Jayarin
    Wireless Personal Communications, 2022, 124 : 2271 - 2298
  • [26] Design and Implementation of Area and Power Efficient Reconfigurable FIR Filter with Low Complexity Coefficients
    Killadi, Baboji
    Sriadibhatla, Sridevi
    GAZI UNIVERSITY JOURNAL OF SCIENCE, 2019, 32 (02): : 494 - 507
  • [27] Design and Implementation of Area Efficient, Low Power AMBA-APB Bridge for SoC
    Paunikar, Abhijeet
    Gavankar, Rohan
    Umarikar, Nachiket
    Sivasankaran, K.
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [28] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
  • [29] Design & Implementation of Area Efficient Low Power High Speed MAC Unit using FPGA
    Pawar, Roshani
    Shriramwar, S. S.
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 2683 - 2687
  • [30] Design and Implementation of a Low Power Area Efficient Bfloat16 based CORDIC Processor
    Mishra, Saras Mani
    Shekhawat, Hanumant Singh
    Trivedi, Gaurav
    Jan, Pidanic
    Nemec, Zdenek
    2022 32ND INTERNATIONAL CONFERENCE RADIOELEKTRONIKA (RADIOELEKTRONIKA), 2022, : 185 - 190