FDM: Fused Double-Multiply Design for Low-Latency and Area- and Power-Efficient Implementation

被引:1
|
作者
Wang, Yu [1 ]
Liang, Xingcheng [2 ]
Niu, Shuai [2 ]
Zhang, Chi [2 ]
Lyu, Fei [2 ]
Luo, Yuanyong [3 ]
机构
[1] Nanjing Xiaozhuang Univ, Sch Elect Engn, Nanjing 211171, Peoples R China
[2] Jinling Inst Technol, Sch Elect & Informat Engn, Nanjing 211169, Peoples R China
[3] Huawei Corp, Linx Lab, Dept Turing Architecture Design, HiSilicon, Shenzhen 518129, Peoples R China
基金
中国国家自然科学基金;
关键词
Fused double-multiply (FDM); modified Booth (MB) encoding; fused add'multiply (FAM) technique; BOOTH MULTIPLIER; REDUNDANT;
D O I
10.1109/TCSII.2023.3307676
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The double-multiply (DM) operation (x x y x z) is frequently used in computing. The traditional design based on two serial multipliers (without fusion) leads to significant area requirements and critical path delays of the circuit. In this brief, we propose a fused double-multiply (FDM) design for low-latency and area-and power-efficient implementation. In the first multiplication operation, the modified Booth (MB) encodings of the carry (C) and sum (S) are generated separately instead of being added to each other directly. After the partial products are compressed to C and S by the carry-skip adder (CSA), (C+S) xz is calculated via the fused add-multiply (FAM) technique. Synthesized results show that the proposed hardware achieves an 11.54% reduction in the minimum delay compared with the traditional design. In addition, our design saves 17.40% area and 26.86% power compared to the traditional design when achieving the same delay.
引用
收藏
页码:450 / 454
页数:5
相关论文
共 32 条
  • [31] Design Challenge in 3D NAND Technology: A 4.8X Area- and 1.3X Power-Efficient 20V Charge Pump Using Tier Capacitors
    Tanzawa, T.
    Murakoshi, T.
    Kamijo, T.
    Tanaka, T.
    McNeil, J. J.
    Duesman, K.
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 165 - 168
  • [32] A Pin- and Power-Efficient Low-Latency 8-to-12Gb/s/wire 8b8w-Coded SerDes Link for High-Loss Channels in 40nm Technology
    Singh, Anant
    Carnelli, Dario
    Falay, Altay
    Hofstra, Klaas
    Licciardello, Fabio
    Salimi, Kia
    Santos, Hugo
    Shokrollahi, Amin
    Ulrich, Roger
    Walter, Christoph
    Fox, John
    Hunt, Peter
    Keay, John
    Simpson, Richard
    Stewart, Andy
    Surace, Giuseppe
    Cronie, Harm
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 442 - +